cmd_reginfo.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * (C) Copyright 2000
  3. * Subodh Nijsure, SkyStream Networks, snijsure@skystream.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <command.h>
  25. #if defined(CONFIG_8xx)
  26. #include <mpc8xx.h>
  27. #elif defined (CONFIG_405GP) || defined(CONFIG_405EP)
  28. #include <asm/processor.h>
  29. #elif defined (CONFIG_5xx)
  30. #include <mpc5xx.h>
  31. #elif defined (CONFIG_MPC5200)
  32. #include <mpc5xxx.h>
  33. #endif
  34. int do_reginfo (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  35. {
  36. #if defined(CONFIG_8xx)
  37. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  38. volatile memctl8xx_t *memctl = &immap->im_memctl;
  39. volatile sysconf8xx_t *sysconf = &immap->im_siu_conf;
  40. volatile sit8xx_t *timers = &immap->im_sit;
  41. /* Hopefully more PowerPC knowledgable people will add code to display
  42. * other useful registers
  43. */
  44. printf ("\nSystem Configuration registers\n"
  45. "\tIMMR\t0x%08X\n", get_immr(0));
  46. printf("\tSIUMCR\t0x%08X", sysconf->sc_siumcr);
  47. printf("\tSYPCR\t0x%08X\n",sysconf->sc_sypcr);
  48. printf("\tSWT\t0x%08X", sysconf->sc_swt);
  49. printf("\tSWSR\t0x%04X\n", sysconf->sc_swsr);
  50. printf("\tSIPEND\t0x%08X\tSIMASK\t0x%08X\n",
  51. sysconf->sc_sipend, sysconf->sc_simask);
  52. printf("\tSIEL\t0x%08X\tSIVEC\t0x%08X\n",
  53. sysconf->sc_siel, sysconf->sc_sivec);
  54. printf("\tTESR\t0x%08X\tSDCR\t0x%08X\n",
  55. sysconf->sc_tesr, sysconf->sc_sdcr);
  56. printf ("Memory Controller Registers\n"
  57. "\tBR0\t0x%08X\tOR0\t0x%08X \n", memctl->memc_br0, memctl->memc_or0);
  58. printf("\tBR1\t0x%08X\tOR1\t0x%08X \n", memctl->memc_br1, memctl->memc_or1);
  59. printf("\tBR2\t0x%08X\tOR2\t0x%08X \n", memctl->memc_br2, memctl->memc_or2);
  60. printf("\tBR3\t0x%08X\tOR3\t0x%08X \n", memctl->memc_br3, memctl->memc_or3);
  61. printf("\tBR4\t0x%08X\tOR4\t0x%08X \n", memctl->memc_br4, memctl->memc_or4);
  62. printf("\tBR5\t0x%08X\tOR5\t0x%08X \n", memctl->memc_br5, memctl->memc_or5);
  63. printf("\tBR6\t0x%08X\tOR6\t0x%08X \n", memctl->memc_br6, memctl->memc_or6);
  64. printf("\tBR7\t0x%08X\tOR7\t0x%08X \n", memctl->memc_br7, memctl->memc_or7);
  65. printf ("\n"
  66. "\tmamr\t0x%08X\tmbmr\t0x%08X \n",
  67. memctl->memc_mamr, memctl->memc_mbmr );
  68. printf("\tmstat\t0x%08X\tmptpr\t0x%08X \n",
  69. memctl->memc_mstat, memctl->memc_mptpr );
  70. printf("\tmdr\t0x%08X \n", memctl->memc_mdr);
  71. printf ("\nSystem Integration Timers\n"
  72. "\tTBSCR\t0x%08X\tRTCSC\t0x%08X \n",
  73. timers->sit_tbscr, timers->sit_rtcsc);
  74. printf("\tPISCR\t0x%08X \n", timers->sit_piscr);
  75. /*
  76. * May be some CPM info here?
  77. */
  78. #elif defined (CONFIG_405GP)
  79. printf ("\n405GP registers; MSR=%08x\n",mfmsr());
  80. printf ("\nUniversal Interrupt Controller Regs\n"
  81. "uicsr uicsrs uicer uiccr uicpr uictr uicmsr uicvr uicvcr"
  82. "\n"
  83. "%08x %08x %08x %08x %08x %08x %08x %08x %08x\n",
  84. mfdcr(uicsr),
  85. mfdcr(uicsrs),
  86. mfdcr(uicer),
  87. mfdcr(uiccr),
  88. mfdcr(uicpr),
  89. mfdcr(uictr),
  90. mfdcr(uicmsr),
  91. mfdcr(uicvr),
  92. mfdcr(uicvcr));
  93. puts ("\nMemory (SDRAM) Configuration\n"
  94. "besra besrsa besrb besrsb bear mcopt1 rtr pmit\n");
  95. mtdcr(memcfga,mem_besra); printf ("%08x ", mfdcr(memcfgd));
  96. mtdcr(memcfga,mem_besrsa); printf ("%08x ", mfdcr(memcfgd));
  97. mtdcr(memcfga,mem_besrb); printf ("%08x ", mfdcr(memcfgd));
  98. mtdcr(memcfga,mem_besrsb); printf ("%08x ", mfdcr(memcfgd));
  99. mtdcr(memcfga,mem_bear); printf ("%08x ", mfdcr(memcfgd));
  100. mtdcr(memcfga,mem_mcopt1); printf ("%08x ", mfdcr(memcfgd));
  101. mtdcr(memcfga,mem_rtr); printf ("%08x ", mfdcr(memcfgd));
  102. mtdcr(memcfga,mem_pmit); printf ("%08x ", mfdcr(memcfgd));
  103. puts ("\n"
  104. "mb0cf mb1cf mb2cf mb3cf sdtr1 ecccf eccerr\n");
  105. mtdcr(memcfga,mem_mb0cf); printf ("%08x ", mfdcr(memcfgd));
  106. mtdcr(memcfga,mem_mb1cf); printf ("%08x ", mfdcr(memcfgd));
  107. mtdcr(memcfga,mem_mb2cf); printf ("%08x ", mfdcr(memcfgd));
  108. mtdcr(memcfga,mem_mb3cf); printf ("%08x ", mfdcr(memcfgd));
  109. mtdcr(memcfga,mem_sdtr1); printf ("%08x ", mfdcr(memcfgd));
  110. mtdcr(memcfga,mem_ecccf); printf ("%08x ", mfdcr(memcfgd));
  111. mtdcr(memcfga,mem_eccerr); printf ("%08x ", mfdcr(memcfgd));
  112. printf ("\n\n"
  113. "DMA Channels\n"
  114. "dmasr dmasgc dmaadr\n"
  115. "%08x %08x %08x\n"
  116. "dmacr_0 dmact_0 dmada_0 dmasa_0 dmasb_0\n"
  117. "%08x %08x %08x %08x %08x\n"
  118. "dmacr_1 dmact_1 dmada_1 dmasa_1 dmasb_1\n"
  119. "%08x %08x %08x %08x %08x\n",
  120. mfdcr(dmasr), mfdcr(dmasgc),mfdcr(dmaadr),
  121. mfdcr(dmacr0), mfdcr(dmact0),mfdcr(dmada0), mfdcr(dmasa0), mfdcr(dmasb0),
  122. mfdcr(dmacr1), mfdcr(dmact1),mfdcr(dmada1), mfdcr(dmasa1), mfdcr(dmasb1));
  123. printf (
  124. "dmacr_2 dmact_2 dmada_2 dmasa_2 dmasb_2\n" "%08x %08x %08x %08x %08x\n"
  125. "dmacr_3 dmact_3 dmada_3 dmasa_3 dmasb_3\n" "%08x %08x %08x %08x %08x\n",
  126. mfdcr(dmacr2), mfdcr(dmact2),mfdcr(dmada2), mfdcr(dmasa2), mfdcr(dmasb2),
  127. mfdcr(dmacr3), mfdcr(dmact3),mfdcr(dmada3), mfdcr(dmasa3), mfdcr(dmasb3) );
  128. puts ("\n"
  129. "External Bus\n"
  130. "pbear pbesr0 pbesr1 epcr\n");
  131. mtdcr(ebccfga,pbear); printf ("%08x ", mfdcr(ebccfgd));
  132. mtdcr(ebccfga,pbesr0); printf ("%08x ", mfdcr(ebccfgd));
  133. mtdcr(ebccfga,pbesr1); printf ("%08x ", mfdcr(ebccfgd));
  134. mtdcr(ebccfga,epcr); printf ("%08x ", mfdcr(ebccfgd));
  135. puts ("\n"
  136. "pb0cr pb0ap pb1cr pb1ap pb2cr pb2ap pb3cr pb3ap\n");
  137. mtdcr(ebccfga,pb0cr); printf ("%08x ", mfdcr(ebccfgd));
  138. mtdcr(ebccfga,pb0ap); printf ("%08x ", mfdcr(ebccfgd));
  139. mtdcr(ebccfga,pb1cr); printf ("%08x ", mfdcr(ebccfgd));
  140. mtdcr(ebccfga,pb1ap); printf ("%08x ", mfdcr(ebccfgd));
  141. mtdcr(ebccfga,pb2cr); printf ("%08x ", mfdcr(ebccfgd));
  142. mtdcr(ebccfga,pb2ap); printf ("%08x ", mfdcr(ebccfgd));
  143. mtdcr(ebccfga,pb3cr); printf ("%08x ", mfdcr(ebccfgd));
  144. mtdcr(ebccfga,pb3ap); printf ("%08x ", mfdcr(ebccfgd));
  145. puts ("\n"
  146. "pb4cr pb4ap pb5cr bp5ap pb6cr pb6ap pb7cr pb7ap\n");
  147. mtdcr(ebccfga,pb4cr); printf ("%08x ", mfdcr(ebccfgd));
  148. mtdcr(ebccfga,pb4ap); printf ("%08x ", mfdcr(ebccfgd));
  149. mtdcr(ebccfga,pb5cr); printf ("%08x ", mfdcr(ebccfgd));
  150. mtdcr(ebccfga,pb5ap); printf ("%08x ", mfdcr(ebccfgd));
  151. mtdcr(ebccfga,pb6cr); printf ("%08x ", mfdcr(ebccfgd));
  152. mtdcr(ebccfga,pb6ap); printf ("%08x ", mfdcr(ebccfgd));
  153. mtdcr(ebccfga,pb7cr); printf ("%08x ", mfdcr(ebccfgd));
  154. mtdcr(ebccfga,pb7ap); printf ("%08x ", mfdcr(ebccfgd));
  155. puts ("\n\n");
  156. #elif defined(CONFIG_405EP)
  157. printf ("\n405EP registers; MSR=%08x\n",mfmsr());
  158. printf ("\nUniversal Interrupt Controller Regs\n"
  159. "uicsr uicer uiccr uicpr uictr uicmsr uicvr uicvcr"
  160. "\n"
  161. "%08x %08x %08x %08x %08x %08x %08x %08x\n",
  162. mfdcr(uicsr),
  163. mfdcr(uicer),
  164. mfdcr(uiccr),
  165. mfdcr(uicpr),
  166. mfdcr(uictr),
  167. mfdcr(uicmsr),
  168. mfdcr(uicvr),
  169. mfdcr(uicvcr));
  170. puts ("\nMemory (SDRAM) Configuration\n"
  171. "mcopt1 rtr pmit mb0cf mb1cf sdtr1\n");
  172. mtdcr(memcfga,mem_mcopt1); printf ("%08x ", mfdcr(memcfgd));
  173. mtdcr(memcfga,mem_rtr); printf ("%08x ", mfdcr(memcfgd));
  174. mtdcr(memcfga,mem_pmit); printf ("%08x ", mfdcr(memcfgd));
  175. mtdcr(memcfga,mem_mb0cf); printf ("%08x ", mfdcr(memcfgd));
  176. mtdcr(memcfga,mem_mb1cf); printf ("%08x ", mfdcr(memcfgd));
  177. mtdcr(memcfga,mem_sdtr1); printf ("%08x ", mfdcr(memcfgd));
  178. printf ("\n\n"
  179. "DMA Channels\n"
  180. "dmasr dmasgc dmaadr\n" "%08x %08x %08x\n"
  181. "dmacr_0 dmact_0 dmada_0 dmasa_0 dmasb_0\n" "%08x %08x %08x %08x %08x\n"
  182. "dmacr_1 dmact_1 dmada_1 dmasa_1 dmasb_1\n" "%08x %08x %08x %08x %08x\n",
  183. mfdcr(dmasr), mfdcr(dmasgc),mfdcr(dmaadr),
  184. mfdcr(dmacr0), mfdcr(dmact0),mfdcr(dmada0), mfdcr(dmasa0), mfdcr(dmasb0),
  185. mfdcr(dmacr1), mfdcr(dmact1),mfdcr(dmada1), mfdcr(dmasa1), mfdcr(dmasb1));
  186. printf (
  187. "dmacr_2 dmact_2 dmada_2 dmasa_2 dmasb_2\n" "%08x %08x %08x %08x %08x\n"
  188. "dmacr_3 dmact_3 dmada_3 dmasa_3 dmasb_3\n" "%08x %08x %08x %08x %08x\n",
  189. mfdcr(dmacr2), mfdcr(dmact2),mfdcr(dmada2), mfdcr(dmasa2), mfdcr(dmasb2),
  190. mfdcr(dmacr3), mfdcr(dmact3),mfdcr(dmada3), mfdcr(dmasa3), mfdcr(dmasb3) );
  191. puts ("\n"
  192. "External Bus\n"
  193. "pbear pbesr0 pbesr1 epcr\n");
  194. mtdcr(ebccfga,pbear); printf ("%08x ", mfdcr(ebccfgd));
  195. mtdcr(ebccfga,pbesr0); printf ("%08x ", mfdcr(ebccfgd));
  196. mtdcr(ebccfga,pbesr1); printf ("%08x ", mfdcr(ebccfgd));
  197. mtdcr(ebccfga,epcr); printf ("%08x ", mfdcr(ebccfgd));
  198. puts ("\n"
  199. "pb0cr pb0ap pb1cr pb1ap pb2cr pb2ap pb3cr pb3ap\n");
  200. mtdcr(ebccfga,pb0cr); printf ("%08x ", mfdcr(ebccfgd));
  201. mtdcr(ebccfga,pb0ap); printf ("%08x ", mfdcr(ebccfgd));
  202. mtdcr(ebccfga,pb1cr); printf ("%08x ", mfdcr(ebccfgd));
  203. mtdcr(ebccfga,pb1ap); printf ("%08x ", mfdcr(ebccfgd));
  204. mtdcr(ebccfga,pb2cr); printf ("%08x ", mfdcr(ebccfgd));
  205. mtdcr(ebccfga,pb2ap); printf ("%08x ", mfdcr(ebccfgd));
  206. mtdcr(ebccfga,pb3cr); printf ("%08x ", mfdcr(ebccfgd));
  207. mtdcr(ebccfga,pb3ap); printf ("%08x ", mfdcr(ebccfgd));
  208. puts ("\n"
  209. "pb4cr pb4ap\n");
  210. mtdcr(ebccfga,pb4cr); printf ("%08x ", mfdcr(ebccfgd));
  211. mtdcr(ebccfga,pb4ap); printf ("%08x ", mfdcr(ebccfgd));
  212. puts ("\n\n");
  213. #elif defined(CONFIG_5xx)
  214. volatile immap_t *immap = (immap_t *)CFG_IMMR;
  215. volatile memctl5xx_t *memctl = &immap->im_memctl;
  216. volatile sysconf5xx_t *sysconf = &immap->im_siu_conf;
  217. volatile sit5xx_t *timers = &immap->im_sit;
  218. volatile car5xx_t *car = &immap->im_clkrst;
  219. volatile uimb5xx_t *uimb = &immap->im_uimb;
  220. puts ("\nSystem Configuration registers\n");
  221. printf("\tIMMR\t0x%08X\tSIUMCR\t0x%08X \n", get_immr(0), sysconf->sc_siumcr);
  222. printf("\tSYPCR\t0x%08X\tSWSR\t0x%04X \n" ,sysconf->sc_sypcr, sysconf->sc_swsr);
  223. printf("\tSIPEND\t0x%08X\tSIMASK\t0x%08X \n", sysconf->sc_sipend, sysconf->sc_simask);
  224. printf("\tSIEL\t0x%08X\tSIVEC\t0x%08X \n", sysconf->sc_siel, sysconf->sc_sivec);
  225. printf("\tTESR\t0x%08X\n", sysconf->sc_tesr);
  226. puts ("\nMemory Controller Registers\n");
  227. printf("\tBR0\t0x%08X\tOR0\t0x%08X \n", memctl->memc_br0, memctl->memc_or0);
  228. printf("\tBR1\t0x%08X\tOR1\t0x%08X \n", memctl->memc_br1, memctl->memc_or1);
  229. printf("\tBR2\t0x%08X\tOR2\t0x%08X \n", memctl->memc_br2, memctl->memc_or2);
  230. printf("\tBR3\t0x%08X\tOR3\t0x%08X \n", memctl->memc_br3, memctl->memc_or3);
  231. printf("\tDMBR\t0x%08X\tDMOR\t0x%08X \n", memctl->memc_dmbr, memctl->memc_dmor );
  232. printf("\tMSTAT\t0x%08X\n", memctl->memc_mstat);
  233. puts ("\nSystem Integration Timers\n");
  234. printf("\tTBSCR\t0x%08X\tRTCSC\t0x%08X \n", timers->sit_tbscr, timers->sit_rtcsc);
  235. printf("\tPISCR\t0x%08X \n", timers->sit_piscr);
  236. puts ("\nClocks and Reset\n");
  237. printf("\tSCCR\t0x%08X\tPLPRCR\t0x%08X \n", car->car_sccr, car->car_plprcr);
  238. puts ("\nU-Bus to IMB3 Bus Interface\n");
  239. printf("\tUMCR\t0x%08X\tUIPEND\t0x%08X \n", uimb->uimb_umcr, uimb->uimb_uipend);
  240. puts ("\n\n");
  241. #elif defined(CONFIG_MPC5200)
  242. puts ("\nMPC5200 registers\n");
  243. printf ("MBAR=%08x\n", CFG_MBAR);
  244. puts ("Memory map registers\n");
  245. printf ("\tCS0: start %08X\tstop %08X\tconfig %08X\ten %d\n",
  246. *(volatile ulong*)MPC5XXX_CS0_START,
  247. *(volatile ulong*)MPC5XXX_CS0_STOP,
  248. *(volatile ulong*)MPC5XXX_CS0_CFG,
  249. (*(volatile ulong*)MPC5XXX_ADDECR & 0x00010000) ? 1 : 0);
  250. printf ("\tCS1: start %08X\tstop %08X\tconfig %08X\ten %d\n",
  251. *(volatile ulong*)MPC5XXX_CS1_START,
  252. *(volatile ulong*)MPC5XXX_CS1_STOP,
  253. *(volatile ulong*)MPC5XXX_CS1_CFG,
  254. (*(volatile ulong*)MPC5XXX_ADDECR & 0x00020000) ? 1 : 0);
  255. printf ("\tCS2: start %08X\tstop %08X\tconfig %08X\ten %d\n",
  256. *(volatile ulong*)MPC5XXX_CS2_START,
  257. *(volatile ulong*)MPC5XXX_CS2_STOP,
  258. *(volatile ulong*)MPC5XXX_CS2_CFG,
  259. (*(volatile ulong*)MPC5XXX_ADDECR & 0x00040000) ? 1 : 0);
  260. printf ("\tCS3: start %08X\tstop %08X\tconfig %08X\ten %d\n",
  261. *(volatile ulong*)MPC5XXX_CS3_START,
  262. *(volatile ulong*)MPC5XXX_CS3_STOP,
  263. *(volatile ulong*)MPC5XXX_CS3_CFG,
  264. (*(volatile ulong*)MPC5XXX_ADDECR & 0x00080000) ? 1 : 0);
  265. printf ("\tCS4: start %08X\tstop %08X\tconfig %08X\ten %d\n",
  266. *(volatile ulong*)MPC5XXX_CS4_START,
  267. *(volatile ulong*)MPC5XXX_CS4_STOP,
  268. *(volatile ulong*)MPC5XXX_CS4_CFG,
  269. (*(volatile ulong*)MPC5XXX_ADDECR & 0x00100000) ? 1 : 0);
  270. printf ("\tCS5: start %08X\tstop %08X\tconfig %08X\ten %d\n",
  271. *(volatile ulong*)MPC5XXX_CS5_START,
  272. *(volatile ulong*)MPC5XXX_CS5_STOP,
  273. *(volatile ulong*)MPC5XXX_CS5_CFG,
  274. (*(volatile ulong*)MPC5XXX_ADDECR & 0x00200000) ? 1 : 0);
  275. printf ("\tCS6: start %08X\tstop %08X\tconfig %08X\ten %d\n",
  276. *(volatile ulong*)MPC5XXX_CS6_START,
  277. *(volatile ulong*)MPC5XXX_CS6_STOP,
  278. *(volatile ulong*)MPC5XXX_CS6_CFG,
  279. (*(volatile ulong*)MPC5XXX_ADDECR & 0x04000000) ? 1 : 0);
  280. printf ("\tCS7: start %08X\tstop %08X\tconfig %08X\ten %d\n",
  281. *(volatile ulong*)MPC5XXX_CS7_START,
  282. *(volatile ulong*)MPC5XXX_CS7_STOP,
  283. *(volatile ulong*)MPC5XXX_CS7_CFG,
  284. (*(volatile ulong*)MPC5XXX_ADDECR & 0x08000000) ? 1 : 0);
  285. printf ("\tBOOTCS: start %08X\tstop %08X\tconfig %08X\ten %d\n",
  286. *(volatile ulong*)MPC5XXX_BOOTCS_START,
  287. *(volatile ulong*)MPC5XXX_BOOTCS_STOP,
  288. *(volatile ulong*)MPC5XXX_BOOTCS_CFG,
  289. (*(volatile ulong*)MPC5XXX_ADDECR & 0x02000000) ? 1 : 0);
  290. printf ("\tSDRAMCS0: %08X\n",
  291. *(volatile ulong*)MPC5XXX_SDRAM_CS0CFG);
  292. printf ("\tSDRAMCS1: %08X\n",
  293. *(volatile ulong*)MPC5XXX_SDRAM_CS1CFG);
  294. #elif defined(CONFIG_BLACKFIN)
  295. puts("\nSystem Configuration registers\n");
  296. puts("\nPLL Registers\n");
  297. printf("\tPLL_DIV: 0x%04x PLL_CTL: 0x%04x\n",
  298. bfin_read_PLL_DIV(), bfin_read_PLL_CTL());
  299. printf("\tPLL_STAT: 0x%04x PLL_LOCKCNT: 0x%04x\n",
  300. bfin_read_PLL_STAT(), bfin_read_PLL_LOCKCNT());
  301. printf("\tVR_CTL: 0x%04x\n", bfin_read_VR_CTL());
  302. puts("\nEBIU AMC Registers\n");
  303. printf("\tEBIU_AMGCTL: 0x%04x\n", bfin_read_EBIU_AMGCTL());
  304. printf("\tEBIU_AMBCTL0: 0x%08x EBIU_AMBCTL1: 0x%08x\n",
  305. bfin_read_EBIU_AMBCTL0(), bfin_read_EBIU_AMBCTL1());
  306. # ifdef EBIU_MODE
  307. printf("\tEBIU_MBSCTL: 0x%08x EBIU_ARBSTAT: 0x%08x\n",
  308. bfin_read_EBIU_MBSCTL(), bfin_read_EBIU_ARBSTAT());
  309. printf("\tEBIU_MODE: 0x%08x EBIU_FCTL: 0x%08x\n",
  310. bfin_read_EBIU_MODE(), bfin_read_EBIU_FCTL());
  311. # endif
  312. # ifdef EBIU_RSTCTL
  313. puts("\nEBIU DDR Registers\n");
  314. printf("\tEBIU_DDRCTL0: 0x%08x EBIU_DDRCTL1: 0x%08x\n",
  315. bfin_read_EBIU_DDRCTL0(), bfin_read_EBIU_DDRCTL1());
  316. printf("\tEBIU_DDRCTL2: 0x%08x EBIU_DDRCTL3: 0x%08x\n",
  317. bfin_read_EBIU_DDRCTL2(), bfin_read_EBIU_DDRCTL3());
  318. printf("\tEBIU_DDRQUE: 0x%08x EBIU_RSTCTL 0x%04x\n",
  319. bfin_read_EBIU_DDRQUE(), bfin_read_EBIU_RSTCTL());
  320. printf("\tEBIU_ERRADD: 0x%08x EBIU_ERRMST: 0x%04x\n",
  321. bfin_read_EBIU_ERRADD(), bfin_read_EBIU_ERRMST());
  322. # else
  323. puts("\nEBIU SDC Registers\n");
  324. printf("\tEBIU_SDRRC: 0x%04x EBIU_SDBCTL: 0x%04x\n",
  325. bfin_read_EBIU_SDRRC(), bfin_read_EBIU_SDBCTL());
  326. printf("\tEBIU_SDSTAT: 0x%04x EBIU_SDGCTL: 0x%08x\n",
  327. bfin_read_EBIU_SDSTAT(), bfin_read_EBIU_SDGCTL());
  328. # endif
  329. #endif /* CONFIG_MPC5200 */
  330. return 0;
  331. }
  332. /**************************************************/
  333. #if defined(CONFIG_CMD_REGINFO)
  334. U_BOOT_CMD(
  335. reginfo, 2, 1, do_reginfo,
  336. "reginfo - print register information\n",
  337. );
  338. #endif