zylonite.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /*
  2. * (C) Copyright 2002
  3. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  4. *
  5. * (C) Copyright 2002
  6. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * Configuation settings for the Zylonite board.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_CPU_MONAHANS 1 /* Intel Monahan CPU */
  36. #define CONFIG_ZYLONITE 1 /* Zylonite board */
  37. /* #define CONFIG_LCD 1 */
  38. #ifdef CONFIG_LCD
  39. #define CONFIG_SHARP_LM8V31
  40. #endif
  41. /* #define CONFIG_MMC 1 */
  42. #define BOARD_LATE_INIT 1
  43. #undef CONFIG_SKIP_RELOCATE_UBOOT
  44. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  45. /*
  46. * Size of malloc() pool
  47. */
  48. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  49. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  50. /*
  51. * Hardware drivers
  52. */
  53. #undef TURN_ON_ETHERNET
  54. #ifdef TURN_ON_ETHERNET
  55. # define CONFIG_DRIVER_SMC91111 1
  56. # define CONFIG_SMC91111_BASE 0x14000300
  57. # define CONFIG_SMC91111_EXT_PHY
  58. # define CONFIG_SMC_USE_32_BIT
  59. # undef CONFIG_SMC_USE_IOFUNCS /* just for use with the kernel */
  60. #endif
  61. /*
  62. * select serial console configuration
  63. */
  64. #define CONFIG_FFUART 1
  65. /* allow to overwrite serial and ethaddr */
  66. #define CONFIG_ENV_OVERWRITE
  67. #define CONFIG_BAUDRATE 115200
  68. #ifdef TURN_ON_ETHERNET
  69. # define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_PING)
  70. #else
  71. # define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
  72. | CFG_CMD_ENV \
  73. | CFG_CMD_NAND) \
  74. & ~(CFG_CMD_NET \
  75. | CFG_CMD_FLASH \
  76. | CFG_CMD_IMLS))
  77. #endif
  78. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  79. #include <cmd_confdefs.h>
  80. #define CONFIG_BOOTDELAY -1
  81. #define CONFIG_ETHADDR 08:00:3e:26:0a:5b
  82. #define CONFIG_NETMASK 255.255.0.0
  83. #define CONFIG_IPADDR 192.168.0.21
  84. #define CONFIG_SERVERIP 192.168.0.250
  85. #define CONFIG_BOOTCOMMAND "bootm 80000"
  86. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
  87. #define CONFIG_CMDLINE_TAG
  88. #define CONFIG_TIMESTAMP
  89. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  90. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  91. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  92. #endif
  93. /*
  94. * Miscellaneous configurable options
  95. */
  96. #define CFG_HUSH_PARSER 1
  97. #define CFG_PROMPT_HUSH_PS2 "> "
  98. #define CFG_LONGHELP /* undef to save memory */
  99. #ifdef CFG_HUSH_PARSER
  100. #define CFG_PROMPT "$ " /* Monitor Command Prompt */
  101. #else
  102. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  103. #endif
  104. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  105. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  106. #define CFG_MAXARGS 16 /* max number of command args */
  107. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  108. #define CFG_DEVICE_NULLDEV 1
  109. #define CFG_MEMTEST_START 0x9c000000 /* memtest works on */
  110. #define CFG_MEMTEST_END 0x9c400000 /* 4 ... 8 MB in DRAM */
  111. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  112. #define CFG_LOAD_ADDR (CFG_DRAM_BASE + 0x8000) /* default load address */
  113. #define CFG_HZ 3250000 /* incrementer freq: 3.25 MHz */
  114. /* Monahans Core Frequency */
  115. #define CFG_MONAHANS_RUN_MODE_OSC_RATIO 16 /* valid values: 8, 16, 24, 31 */
  116. #define CFG_MONAHANS_TURBO_RUN_MODE_RATIO 1 /* valid values: 1, 2 */
  117. /* valid baudrates */
  118. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  119. /* #define CFG_MMC_BASE 0xF0000000 */
  120. /*
  121. * Stack sizes
  122. *
  123. * The stack sizes are set up in start.S using the settings below
  124. */
  125. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  126. #ifdef CONFIG_USE_IRQ
  127. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  128. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  129. #endif
  130. /*
  131. * Physical Memory Map
  132. */
  133. #define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
  134. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  135. #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
  136. #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
  137. #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
  138. #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
  139. #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
  140. #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
  141. #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
  142. #define CFG_DRAM_BASE 0x80000000 /* at CS0 */
  143. #define CFG_DRAM_SIZE 0x04000000 /* 64 MB Ram */
  144. #undef CFG_SKIP_DRAM_SCRUB
  145. /*
  146. * NAND Flash
  147. */
  148. #define CONFIG_NEW_NAND_CODE
  149. #define CFG_NAND0_BASE 0x0
  150. #undef CFG_NAND1_BASE
  151. #define CFG_NAND_BASE_LIST { CFG_NAND0_BASE }
  152. #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  153. /* nand timeout values */
  154. #define CFG_NAND_PROG_ERASE_TO 3000
  155. #define CFG_NAND_OTHER_TO 100
  156. #define CFG_NAND_SENDCMD_RETRY 3
  157. #undef NAND_ALLOW_ERASE_ALL /* Allow erasing bad blocks - don't use */
  158. /* NAND Timing Parameters (in ns) */
  159. #define NAND_TIMING_tCH 10
  160. #define NAND_TIMING_tCS 0
  161. #define NAND_TIMING_tWH 20
  162. #define NAND_TIMING_tWP 40
  163. #define NAND_TIMING_tRH 20
  164. #define NAND_TIMING_tRP 40
  165. #define NAND_TIMING_tR 11123
  166. #define NAND_TIMING_tWHR 100
  167. #define NAND_TIMING_tAR 10
  168. /* NAND debugging */
  169. #define CFG_DFC_DEBUG1 /* usefull */
  170. #undef CFG_DFC_DEBUG2 /* noisy */
  171. #undef CFG_DFC_DEBUG3 /* extremly noisy */
  172. #define CONFIG_MTD_DEBUG
  173. #define CONFIG_MTD_DEBUG_VERBOSE 1
  174. #define ADDR_COLUMN 1
  175. #define ADDR_PAGE 2
  176. #define ADDR_COLUMN_PAGE 3
  177. #define NAND_ChipID_UNKNOWN 0x00
  178. #define NAND_MAX_FLOORS 1
  179. #define NAND_MAX_CHIPS 1
  180. #define CFG_NO_FLASH 1
  181. #define CFG_ENV_IS_IN_NAND 1
  182. #define CFG_ENV_OFFSET 0x40000
  183. #define CFG_ENV_OFFSET_REDUND 0x44000
  184. #define CFG_ENV_SIZE 0x4000
  185. #endif /* __CONFIG_H */