MPC8548CDS.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8548cds board configuration file
  24. *
  25. * Please refer to doc/README.mpc85xxcds for more info.
  26. *
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /* High Level Configuration Options */
  31. #define CONFIG_BOOKE 1 /* BOOKE */
  32. #define CONFIG_E500 1 /* BOOKE e500 family */
  33. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
  34. #define CONFIG_MPC8548 1 /* MPC8548 specific */
  35. #define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
  36. #define CONFIG_PCI
  37. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  38. #define CONFIG_ENV_OVERWRITE
  39. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  40. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  41. #undef CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  42. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  43. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  44. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  45. /*
  46. * When initializing flash, if we cannot find the manufacturer ID,
  47. * assume this is the AMD flash associated with the CDS board.
  48. * This allows booting from a promjet.
  49. */
  50. #define CONFIG_ASSUME_AMD_FLASH
  51. #define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */
  52. #ifndef __ASSEMBLY__
  53. extern unsigned long get_clock_freq(void);
  54. #endif
  55. #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
  56. /*
  57. * These can be toggled for performance analysis, otherwise use default.
  58. */
  59. #define CONFIG_L2_CACHE /* toggle L2 cache */
  60. #define CONFIG_BTB /* toggle branch predition */
  61. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  62. /*
  63. * Only possible on E500 Version 2 or newer cores.
  64. */
  65. #define CONFIG_ENABLE_36BIT_PHYS 1
  66. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  67. #undef CFG_DRAM_TEST /* memory test, takes time */
  68. #define CFG_MEMTEST_START 0x00200000 /* memtest works on */
  69. #define CFG_MEMTEST_END 0x00400000
  70. /*
  71. * Base addresses -- Note these are effective addresses where the
  72. * actual resources get mapped (not physical addresses)
  73. */
  74. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  75. #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  76. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  77. /*
  78. * DDR Setup
  79. */
  80. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  81. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  82. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  83. /*
  84. * Make sure required options are set
  85. */
  86. #ifndef CONFIG_SPD_EEPROM
  87. #error ("CONFIG_SPD_EEPROM is required")
  88. #endif
  89. #undef CONFIG_CLOCKS_IN_MHZ
  90. /*
  91. * Local Bus Definitions
  92. */
  93. /*
  94. * FLASH on the Local Bus
  95. * Two banks, 8M each, using the CFI driver.
  96. * Boot from BR0/OR0 bank at 0xff00_0000
  97. * Alternate BR1/OR1 bank at 0xff80_0000
  98. *
  99. * BR0, BR1:
  100. * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
  101. * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
  102. * Port Size = 16 bits = BRx[19:20] = 10
  103. * Use GPCM = BRx[24:26] = 000
  104. * Valid = BRx[31] = 1
  105. *
  106. * 0 4 8 12 16 20 24 28
  107. * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
  108. * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
  109. *
  110. * OR0, OR1:
  111. * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
  112. * Reserved ORx[17:18] = 11, confusion here?
  113. * CSNT = ORx[20] = 1
  114. * ACS = half cycle delay = ORx[21:22] = 11
  115. * SCY = 6 = ORx[24:27] = 0110
  116. * TRLX = use relaxed timing = ORx[29] = 1
  117. * EAD = use external address latch delay = OR[31] = 1
  118. *
  119. * 0 4 8 12 16 20 24 28
  120. * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
  121. */
  122. #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 8M */
  123. #define CFG_BR0_PRELIM 0xff801001
  124. #define CFG_BR1_PRELIM 0xff001001
  125. #define CFG_OR0_PRELIM 0xff806e65
  126. #define CFG_OR1_PRELIM 0xff806e65
  127. #define CFG_FLASH_BANKS_LIST {0xff800000, CFG_FLASH_BASE}
  128. #define CFG_MAX_FLASH_BANKS 2 /* number of banks */
  129. #define CFG_MAX_FLASH_SECT 128 /* sectors per device */
  130. #undef CFG_FLASH_CHECKSUM
  131. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  132. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  133. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  134. #define CFG_FLASH_CFI_DRIVER
  135. #define CFG_FLASH_CFI
  136. #define CFG_FLASH_EMPTY_INFO
  137. /*
  138. * SDRAM on the Local Bus
  139. */
  140. #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  141. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  142. /*
  143. * Base Register 2 and Option Register 2 configure SDRAM.
  144. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  145. *
  146. * For BR2, need:
  147. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  148. * port-size = 32-bits = BR2[19:20] = 11
  149. * no parity checking = BR2[21:22] = 00
  150. * SDRAM for MSEL = BR2[24:26] = 011
  151. * Valid = BR[31] = 1
  152. *
  153. * 0 4 8 12 16 20 24 28
  154. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  155. *
  156. * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
  157. * FIXME: the top 17 bits of BR2.
  158. */
  159. #define CFG_BR2_PRELIM 0xf0001861
  160. /*
  161. * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
  162. *
  163. * For OR2, need:
  164. * 64MB mask for AM, OR2[0:7] = 1111 1100
  165. * XAM, OR2[17:18] = 11
  166. * 9 columns OR2[19-21] = 010
  167. * 13 rows OR2[23-25] = 100
  168. * EAD set for extra time OR[31] = 1
  169. *
  170. * 0 4 8 12 16 20 24 28
  171. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  172. */
  173. #define CFG_OR2_PRELIM 0xfc006901
  174. #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  175. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  176. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  177. #define CFG_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
  178. /*
  179. * LSDMR masks
  180. */
  181. #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
  182. #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
  183. #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
  184. #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
  185. #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
  186. #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
  187. #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
  188. #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
  189. #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
  190. #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
  191. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  192. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  193. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  194. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  195. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  196. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  197. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  198. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  199. /*
  200. * Common settings for all Local Bus SDRAM commands.
  201. * At run time, either BSMA1516 (for CPU 1.1)
  202. * or BSMA1617 (for CPU 1.0) (old)
  203. * is OR'ed in too.
  204. */
  205. #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFCR16 \
  206. | CFG_LBC_LSDMR_PRETOACT7 \
  207. | CFG_LBC_LSDMR_ACTTORW7 \
  208. | CFG_LBC_LSDMR_BL8 \
  209. | CFG_LBC_LSDMR_WRC4 \
  210. | CFG_LBC_LSDMR_CL3 \
  211. | CFG_LBC_LSDMR_RFEN \
  212. )
  213. /*
  214. * The CADMUS registers are connected to CS3 on CDS.
  215. * The new memory map places CADMUS at 0xf8000000.
  216. *
  217. * For BR3, need:
  218. * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
  219. * port-size = 8-bits = BR[19:20] = 01
  220. * no parity checking = BR[21:22] = 00
  221. * GPMC for MSEL = BR[24:26] = 000
  222. * Valid = BR[31] = 1
  223. *
  224. * 0 4 8 12 16 20 24 28
  225. * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
  226. *
  227. * For OR3, need:
  228. * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
  229. * disable buffer ctrl OR[19] = 0
  230. * CSNT OR[20] = 1
  231. * ACS OR[21:22] = 11
  232. * XACS OR[23] = 1
  233. * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
  234. * SETA OR[28] = 0
  235. * TRLX OR[29] = 1
  236. * EHTR OR[30] = 1
  237. * EAD extra time OR[31] = 1
  238. *
  239. * 0 4 8 12 16 20 24 28
  240. * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
  241. */
  242. #define CADMUS_BASE_ADDR 0xf8000000
  243. #define CFG_BR3_PRELIM 0xf8000801
  244. #define CFG_OR3_PRELIM 0xfff00ff7
  245. #define CONFIG_L1_INIT_RAM
  246. #define CFG_INIT_RAM_LOCK 1
  247. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  248. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  249. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  250. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  251. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  252. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  253. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  254. /* Serial Port */
  255. #define CONFIG_CONS_INDEX 2
  256. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  257. #define CFG_NS16550
  258. #define CFG_NS16550_SERIAL
  259. #define CFG_NS16550_REG_SIZE 1
  260. #define CFG_NS16550_CLK get_bus_freq(0)
  261. #define CFG_BAUDRATE_TABLE \
  262. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  263. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  264. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  265. /* Use the HUSH parser */
  266. #define CFG_HUSH_PARSER
  267. #ifdef CFG_HUSH_PARSER
  268. #define CFG_PROMPT_HUSH_PS2 "> "
  269. #endif
  270. /* pass open firmware flat tree */
  271. #define CONFIG_OF_FLAT_TREE 1
  272. #define CONFIG_OF_BOARD_SETUP 1
  273. /* maximum size of the flat tree (8K) */
  274. #define OF_FLAT_TREE_MAX_SIZE 8192
  275. #define OF_CPU "PowerPC,8548@0"
  276. #define OF_SOC "soc8548@e0000000"
  277. #define OF_TBCLK (bd->bi_busfreq / 8)
  278. #define OF_STDOUT_PATH "/soc8548@e0000000/serial@4600"
  279. /*
  280. * I2C
  281. */
  282. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  283. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  284. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  285. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  286. #define CFG_I2C_EEPROM_ADDR 0x57
  287. #define CFG_I2C_SLAVE 0x7F
  288. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  289. #define CFG_I2C_OFFSET 0x3000
  290. /*
  291. * General PCI
  292. * Memory space is mapped 1-1, but I/O space must start from 0.
  293. */
  294. #define CFG_PCI1_MEM_BASE 0x80000000
  295. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  296. #define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */
  297. #define CFG_PCI1_IO_BASE 0x00000000
  298. #define CFG_PCI1_IO_PHYS 0xe2000000
  299. #define CFG_PCI1_IO_SIZE 0x00800000 /* 8M */
  300. #define CFG_PCI2_MEM_BASE 0x90000000
  301. #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
  302. #define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */
  303. #define CFG_PCI2_IO_BASE 0x00000000
  304. #define CFG_PCI2_IO_PHYS 0xe2800000
  305. #define CFG_PCI2_IO_SIZE 0x00800000 /* 8M */
  306. #define CFG_PEX_MEM_BASE 0xa0000000
  307. #define CFG_PEX_MEM_PHYS CFG_PEX_MEM_BASE
  308. #define CFG_PEX_MEM_SIZE 0x20000000 /* 512M */
  309. #define CFG_PEX_IO_BASE 0x00000000
  310. #define CFG_PEX_IO_PHYS 0xe3000000
  311. #define CFG_PEX_IO_SIZE 0x01000000 /* 16M */
  312. /*
  313. * RapidIO MMU
  314. */
  315. #define CFG_RIO_MEM_BASE 0xC0000000
  316. #define CFG_RIO_MEM_SIZE 0x20000000 /* 512M */
  317. #if defined(CONFIG_PCI)
  318. #define CONFIG_NET_MULTI
  319. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  320. #define CONFIG_85XX_PCI2
  321. #undef CONFIG_EEPRO100
  322. #undef CONFIG_TULIP
  323. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  324. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  325. #endif /* CONFIG_PCI */
  326. #if defined(CONFIG_TSEC_ENET)
  327. #ifndef CONFIG_NET_MULTI
  328. #define CONFIG_NET_MULTI 1
  329. #endif
  330. #define CONFIG_MII 1 /* MII PHY management */
  331. #define CONFIG_MPC85XX_TSEC1 1
  332. #define CONFIG_MPC85XX_TSEC1_NAME "eTSEC0"
  333. #define CONFIG_MPC85XX_TSEC2 1
  334. #define CONFIG_MPC85XX_TSEC2_NAME "eTSEC1"
  335. #define CONFIG_MPC85XX_TSEC3 1
  336. #define CONFIG_MPC85XX_TSEC3_NAME "eTSEC2"
  337. #undef CONFIG_MPC85XX_TSEC4
  338. #define CONFIG_MPC85XX_TSEC4_NAME "eTSEC3"
  339. #undef CONFIG_MPC85XX_FEC
  340. #define TSEC1_PHY_ADDR 0
  341. #define TSEC2_PHY_ADDR 1
  342. #define TSEC3_PHY_ADDR 2
  343. #define TSEC4_PHY_ADDR 3
  344. #define TSEC1_PHYIDX 0
  345. #define TSEC2_PHYIDX 0
  346. #define TSEC3_PHYIDX 0
  347. #define TSEC4_PHYIDX 0
  348. /* Options are: eTSEC[0-3] */
  349. #define CONFIG_ETHPRIME "eTSEC0"
  350. #endif /* CONFIG_TSEC_ENET */
  351. /*
  352. * Environment
  353. */
  354. #define CFG_ENV_IS_IN_FLASH 1
  355. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  356. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  357. #define CFG_ENV_SIZE 0x2000
  358. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  359. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  360. #if defined(CONFIG_PCI)
  361. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  362. | CFG_CMD_PCI \
  363. | CFG_CMD_PING \
  364. | CFG_CMD_I2C \
  365. | CFG_CMD_MII)
  366. #else
  367. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  368. | CFG_CMD_PING \
  369. | CFG_CMD_I2C \
  370. | CFG_CMD_MII)
  371. #endif
  372. #include <cmd_confdefs.h>
  373. #undef CONFIG_WATCHDOG /* watchdog disabled */
  374. /*
  375. * Miscellaneous configurable options
  376. */
  377. #define CFG_LONGHELP /* undef to save memory */
  378. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  379. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  380. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  381. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  382. #else
  383. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  384. #endif
  385. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  386. #define CFG_MAXARGS 16 /* max number of command args */
  387. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  388. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  389. /*
  390. * For booting Linux, the board info and command line data
  391. * have to be in the first 8 MB of memory, since this is
  392. * the maximum mapped by the Linux kernel during initialization.
  393. */
  394. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  395. /* Cache Configuration */
  396. #define CFG_DCACHE_SIZE 32768
  397. #define CFG_CACHELINE_SIZE 32
  398. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  399. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  400. #endif
  401. /*
  402. * Internal Definitions
  403. *
  404. * Boot Flags
  405. */
  406. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  407. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  408. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  409. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  410. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  411. #endif
  412. /*
  413. * Environment Configuration
  414. */
  415. /* The mac addresses for all ethernet interface */
  416. #if defined(CONFIG_TSEC_ENET)
  417. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  418. #define CONFIG_HAS_ETH1
  419. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  420. #define CONFIG_HAS_ETH2
  421. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  422. #define CONFIG_HAS_ETH3
  423. #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
  424. #endif
  425. #define CONFIG_IPADDR 192.168.1.253
  426. #define CONFIG_HOSTNAME unknown
  427. #define CONFIG_ROOTPATH /nfsroot
  428. #define CONFIG_BOOTFILE your.uImage
  429. #define CONFIG_SERVERIP 192.168.1.1
  430. #define CONFIG_GATEWAYIP 192.168.1.1
  431. #define CONFIG_NETMASK 255.255.255.0
  432. #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
  433. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  434. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  435. #define CONFIG_BAUDRATE 115200
  436. #define CONFIG_EXTRA_ENV_SETTINGS \
  437. "netdev=eth0\0" \
  438. "consoledev=ttyS1\0" \
  439. "ramdiskaddr=600000\0" \
  440. "ramdiskfile=your.ramdisk.u-boot\0" \
  441. "fdtaddr=400000\0" \
  442. "fdtfile=your.fdt.dtb\0"
  443. #define CONFIG_NFSBOOTCOMMAND \
  444. "setenv bootargs root=/dev/nfs rw " \
  445. "nfsroot=$serverip:$rootpath " \
  446. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  447. "console=$consoledev,$baudrate $othbootargs;" \
  448. "tftp $loadaddr $bootfile;" \
  449. "tftp $fdtaddr $fdtfile;" \
  450. "bootm $loadaddr - $fdtaddr"
  451. #define CONFIG_RAMBOOTCOMMAND \
  452. "setenv bootargs root=/dev/ram rw " \
  453. "console=$consoledev,$baudrate $othbootargs;" \
  454. "tftp $ramdiskaddr $ramdiskfile;" \
  455. "tftp $loadaddr $bootfile;" \
  456. "bootm $loadaddr $ramdiskaddr"
  457. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  458. #endif /* __CONFIG_H */