MPC8541CDS.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8541cds board configuration file
  24. *
  25. * Please refer to doc/README.mpc85xxcds for more info.
  26. *
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /* High Level Configuration Options */
  31. #define CONFIG_BOOKE 1 /* BOOKE */
  32. #define CONFIG_E500 1 /* BOOKE e500 family */
  33. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
  34. #define CONFIG_CPM2 1 /* has CPM2 */
  35. #define CONFIG_MPC8541 1 /* MPC8541 specific */
  36. #define CONFIG_MPC8541CDS 1 /* MPC8541CDS board specific */
  37. #define CONFIG_PCI
  38. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  39. #define CONFIG_ENV_OVERWRITE
  40. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  41. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  42. #undef CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
  43. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  44. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  45. /*
  46. * When initializing flash, if we cannot find the manufacturer ID,
  47. * assume this is the AMD flash associated with the CDS board.
  48. * This allows booting from a promjet.
  49. */
  50. #define CONFIG_ASSUME_AMD_FLASH
  51. #define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */
  52. #ifndef __ASSEMBLY__
  53. extern unsigned long get_clock_freq(void);
  54. #endif
  55. #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
  56. /*
  57. * These can be toggled for performance analysis, otherwise use default.
  58. */
  59. #define CONFIG_L2_CACHE /* toggle L2 cache */
  60. #define CONFIG_BTB /* toggle branch predition */
  61. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  62. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  63. #undef CFG_DRAM_TEST /* memory test, takes time */
  64. #define CFG_MEMTEST_START 0x00200000 /* memtest works on */
  65. #define CFG_MEMTEST_END 0x00400000
  66. /*
  67. * Base addresses -- Note these are effective addresses where the
  68. * actual resources get mapped (not physical addresses)
  69. */
  70. #define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  71. #define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  72. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  73. /*
  74. * DDR Setup
  75. */
  76. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  77. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  78. #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
  79. /*
  80. * Make sure required options are set
  81. */
  82. #ifndef CONFIG_SPD_EEPROM
  83. #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
  84. #endif
  85. #undef CONFIG_CLOCKS_IN_MHZ
  86. /*
  87. * Local Bus Definitions
  88. */
  89. /*
  90. * FLASH on the Local Bus
  91. * Two banks, 8M each, using the CFI driver.
  92. * Boot from BR0/OR0 bank at 0xff00_0000
  93. * Alternate BR1/OR1 bank at 0xff80_0000
  94. *
  95. * BR0, BR1:
  96. * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
  97. * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
  98. * Port Size = 16 bits = BRx[19:20] = 10
  99. * Use GPCM = BRx[24:26] = 000
  100. * Valid = BRx[31] = 1
  101. *
  102. * 0 4 8 12 16 20 24 28
  103. * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
  104. * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
  105. *
  106. * OR0, OR1:
  107. * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
  108. * Reserved ORx[17:18] = 11, confusion here?
  109. * CSNT = ORx[20] = 1
  110. * ACS = half cycle delay = ORx[21:22] = 11
  111. * SCY = 6 = ORx[24:27] = 0110
  112. * TRLX = use relaxed timing = ORx[29] = 1
  113. * EAD = use external address latch delay = OR[31] = 1
  114. *
  115. * 0 4 8 12 16 20 24 28
  116. * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
  117. */
  118. #define CFG_FLASH_BASE 0xff000000 /* start of FLASH 8M */
  119. #define CFG_BR0_PRELIM 0xff801001
  120. #define CFG_BR1_PRELIM 0xff001001
  121. #define CFG_OR0_PRELIM 0xff806e65
  122. #define CFG_OR1_PRELIM 0xff806e65
  123. #define CFG_FLASH_BANKS_LIST {0xff800000, CFG_FLASH_BASE}
  124. #define CFG_MAX_FLASH_BANKS 2 /* number of banks */
  125. #define CFG_MAX_FLASH_SECT 128 /* sectors per device */
  126. #undef CFG_FLASH_CHECKSUM
  127. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  128. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  129. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  130. #define CFG_FLASH_CFI_DRIVER
  131. #define CFG_FLASH_CFI
  132. #define CFG_FLASH_EMPTY_INFO
  133. /*
  134. * SDRAM on the Local Bus
  135. */
  136. #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  137. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  138. /*
  139. * Base Register 2 and Option Register 2 configure SDRAM.
  140. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  141. *
  142. * For BR2, need:
  143. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  144. * port-size = 32-bits = BR2[19:20] = 11
  145. * no parity checking = BR2[21:22] = 00
  146. * SDRAM for MSEL = BR2[24:26] = 011
  147. * Valid = BR[31] = 1
  148. *
  149. * 0 4 8 12 16 20 24 28
  150. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  151. *
  152. * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
  153. * FIXME: the top 17 bits of BR2.
  154. */
  155. #define CFG_BR2_PRELIM 0xf0001861
  156. /*
  157. * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
  158. *
  159. * For OR2, need:
  160. * 64MB mask for AM, OR2[0:7] = 1111 1100
  161. * XAM, OR2[17:18] = 11
  162. * 9 columns OR2[19-21] = 010
  163. * 13 rows OR2[23-25] = 100
  164. * EAD set for extra time OR[31] = 1
  165. *
  166. * 0 4 8 12 16 20 24 28
  167. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  168. */
  169. #define CFG_OR2_PRELIM 0xfc006901
  170. #define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  171. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  172. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  173. #define CFG_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
  174. /*
  175. * LSDMR masks
  176. */
  177. #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
  178. #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
  179. #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
  180. #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
  181. #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
  182. #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
  183. #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
  184. #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
  185. #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
  186. #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
  187. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  188. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  189. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  190. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  191. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  192. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  193. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  194. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  195. /*
  196. * Common settings for all Local Bus SDRAM commands.
  197. * At run time, either BSMA1516 (for CPU 1.1)
  198. * or BSMA1617 (for CPU 1.0) (old)
  199. * is OR'ed in too.
  200. */
  201. #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFCR16 \
  202. | CFG_LBC_LSDMR_PRETOACT7 \
  203. | CFG_LBC_LSDMR_ACTTORW7 \
  204. | CFG_LBC_LSDMR_BL8 \
  205. | CFG_LBC_LSDMR_WRC4 \
  206. | CFG_LBC_LSDMR_CL3 \
  207. | CFG_LBC_LSDMR_RFEN \
  208. )
  209. /*
  210. * The CADMUS registers are connected to CS3 on CDS.
  211. * The new memory map places CADMUS at 0xf8000000.
  212. *
  213. * For BR3, need:
  214. * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
  215. * port-size = 8-bits = BR[19:20] = 01
  216. * no parity checking = BR[21:22] = 00
  217. * GPMC for MSEL = BR[24:26] = 000
  218. * Valid = BR[31] = 1
  219. *
  220. * 0 4 8 12 16 20 24 28
  221. * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
  222. *
  223. * For OR3, need:
  224. * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
  225. * disable buffer ctrl OR[19] = 0
  226. * CSNT OR[20] = 1
  227. * ACS OR[21:22] = 11
  228. * XACS OR[23] = 1
  229. * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
  230. * SETA OR[28] = 0
  231. * TRLX OR[29] = 1
  232. * EHTR OR[30] = 1
  233. * EAD extra time OR[31] = 1
  234. *
  235. * 0 4 8 12 16 20 24 28
  236. * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
  237. */
  238. #define CADMUS_BASE_ADDR 0xf8000000
  239. #define CFG_BR3_PRELIM 0xf8000801
  240. #define CFG_OR3_PRELIM 0xfff00ff7
  241. #define CONFIG_L1_INIT_RAM
  242. #define CFG_INIT_RAM_LOCK 1
  243. #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  244. #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
  245. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  246. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  247. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  248. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  249. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  250. /* Serial Port */
  251. #define CONFIG_CONS_INDEX 2
  252. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  253. #define CFG_NS16550
  254. #define CFG_NS16550_SERIAL
  255. #define CFG_NS16550_REG_SIZE 1
  256. #define CFG_NS16550_CLK get_bus_freq(0)
  257. #define CFG_BAUDRATE_TABLE \
  258. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  259. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  260. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  261. /* Use the HUSH parser */
  262. #define CFG_HUSH_PARSER
  263. #ifdef CFG_HUSH_PARSER
  264. #define CFG_PROMPT_HUSH_PS2 "> "
  265. #endif
  266. /* pass open firmware flat tree */
  267. #define CONFIG_OF_FLAT_TREE 1
  268. #define CONFIG_OF_BOARD_SETUP 1
  269. /* maximum size of the flat tree (8K) */
  270. #define OF_FLAT_TREE_MAX_SIZE 8192
  271. #define OF_CPU "PowerPC,8541@0"
  272. #define OF_SOC "soc8541@e0000000"
  273. #define OF_TBCLK (bd->bi_busfreq / 8)
  274. #define OF_STDOUT_PATH "/soc8541@e0000000/serial@4600"
  275. /*
  276. * I2C
  277. */
  278. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  279. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  280. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  281. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  282. #define CFG_I2C_EEPROM_ADDR 0x57
  283. #define CFG_I2C_SLAVE 0x7F
  284. #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  285. #define CFG_I2C_OFFSET 0x3000
  286. /*
  287. * General PCI
  288. * Memory space is mapped 1-1, but I/O space must start from 0.
  289. */
  290. #define CFG_PCI1_MEM_BASE 0x80000000
  291. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  292. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  293. #define CFG_PCI1_IO_BASE 0x00000000
  294. #define CFG_PCI1_IO_PHYS 0xe2000000
  295. #define CFG_PCI1_IO_SIZE 0x100000 /* 1M */
  296. #define CFG_PCI2_MEM_BASE 0xa0000000
  297. #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
  298. #define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */
  299. #define CFG_PCI2_IO_BASE 0x00000000
  300. #define CFG_PCI2_IO_PHYS 0xe2100000
  301. #define CFG_PCI2_IO_SIZE 0x100000 /* 1M */
  302. #if defined(CONFIG_PCI)
  303. #define CONFIG_MPC85XX_PCI2
  304. #define CONFIG_NET_MULTI
  305. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  306. #undef CONFIG_EEPRO100
  307. #undef CONFIG_TULIP
  308. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  309. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  310. #endif /* CONFIG_PCI */
  311. #if defined(CONFIG_TSEC_ENET)
  312. #ifndef CONFIG_NET_MULTI
  313. #define CONFIG_NET_MULTI 1
  314. #endif
  315. #define CONFIG_MII 1 /* MII PHY management */
  316. #define CONFIG_MPC85XX_TSEC1 1
  317. #define CONFIG_MPC85XX_TSEC1_NAME "TSEC0"
  318. #define CONFIG_MPC85XX_TSEC2 1
  319. #define CONFIG_MPC85XX_TSEC2_NAME "TSEC1"
  320. #undef CONFIG_MPC85XX_FEC
  321. #define TSEC1_PHY_ADDR 0
  322. #define TSEC2_PHY_ADDR 1
  323. #define FEC_PHY_ADDR 3
  324. #define TSEC1_PHYIDX 0
  325. #define TSEC2_PHYIDX 0
  326. #define FEC_PHYIDX 0
  327. /* Options are: TSEC[0-1] */
  328. #define CONFIG_ETHPRIME "TSEC0"
  329. #endif /* CONFIG_TSEC_ENET */
  330. /*
  331. * Environment
  332. */
  333. #define CFG_ENV_IS_IN_FLASH 1
  334. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  335. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  336. #define CFG_ENV_SIZE 0x2000
  337. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  338. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  339. #if defined(CONFIG_PCI)
  340. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  341. | CFG_CMD_PCI \
  342. | CFG_CMD_PING \
  343. | CFG_CMD_I2C \
  344. | CFG_CMD_MII)
  345. #else
  346. #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
  347. | CFG_CMD_PING \
  348. | CFG_CMD_I2C \
  349. | CFG_CMD_MII)
  350. #endif
  351. #include <cmd_confdefs.h>
  352. #undef CONFIG_WATCHDOG /* watchdog disabled */
  353. /*
  354. * Miscellaneous configurable options
  355. */
  356. #define CFG_LONGHELP /* undef to save memory */
  357. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  358. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  359. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  360. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  361. #else
  362. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  363. #endif
  364. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  365. #define CFG_MAXARGS 16 /* max number of command args */
  366. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  367. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  368. /*
  369. * For booting Linux, the board info and command line data
  370. * have to be in the first 8 MB of memory, since this is
  371. * the maximum mapped by the Linux kernel during initialization.
  372. */
  373. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  374. /* Cache Configuration */
  375. #define CFG_DCACHE_SIZE 32768
  376. #define CFG_CACHELINE_SIZE 32
  377. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  378. #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
  379. #endif
  380. /*
  381. * Internal Definitions
  382. *
  383. * Boot Flags
  384. */
  385. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  386. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  387. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  388. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  389. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  390. #endif
  391. /*
  392. * Environment Configuration
  393. */
  394. /* The mac addresses for all ethernet interface */
  395. #if defined(CONFIG_TSEC_ENET)
  396. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  397. #define CONFIG_HAS_ETH1
  398. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  399. #define CONFIG_HAS_ETH2
  400. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  401. #endif
  402. #define CONFIG_IPADDR 192.168.1.253
  403. #define CONFIG_HOSTNAME unknown
  404. #define CONFIG_ROOTPATH /nfsroot
  405. #define CONFIG_BOOTFILE your.uImage
  406. #define CONFIG_SERVERIP 192.168.1.1
  407. #define CONFIG_GATEWAYIP 192.168.1.1
  408. #define CONFIG_NETMASK 255.255.255.0
  409. #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
  410. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  411. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  412. #define CONFIG_BAUDRATE 115200
  413. #define CONFIG_EXTRA_ENV_SETTINGS \
  414. "netdev=eth0\0" \
  415. "consoledev=ttyS1\0" \
  416. "ramdiskaddr=600000\0" \
  417. "ramdiskfile=your.ramdisk.u-boot\0" \
  418. "fdtaddr=400000\0" \
  419. "fdtfile=your.fdt.dtb\0"
  420. #define CONFIG_NFSBOOTCOMMAND \
  421. "setenv bootargs root=/dev/nfs rw " \
  422. "nfsroot=$serverip:$rootpath " \
  423. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  424. "console=$consoledev,$baudrate $othbootargs;" \
  425. "tftp $loadaddr $bootfile;" \
  426. "tftp $fdtaddr $fdtfile;" \
  427. "bootm $loadaddr - $fdtaddr"
  428. #define CONFIG_RAMBOOTCOMMAND \
  429. "setenv bootargs root=/dev/ram rw " \
  430. "console=$consoledev,$baudrate $othbootargs;" \
  431. "tftp $ramdiskaddr $ramdiskfile;" \
  432. "tftp $loadaddr $bootfile;" \
  433. "bootm $loadaddr $ramdiskaddr"
  434. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  435. #endif /* __CONFIG_H */