init.S 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * Copyright 2002,2003, Motorola Inc.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <ppc_asm.tmpl>
  24. #include <ppc_defs.h>
  25. #include <asm/cache.h>
  26. #include <asm/mmu.h>
  27. #include <config.h>
  28. #include <mpc85xx.h>
  29. /*
  30. * TLB0 and TLB1 Entries
  31. *
  32. * Out of reset, TLB1's Entry 0 maps the highest 4K for CCSRBAR.
  33. * However, CCSRBAR is then relocated to CFG_CCSRBAR right after
  34. * these TLB entries are established.
  35. *
  36. * The TLB entries for DDR are dynamically setup in spd_sdram()
  37. * and use TLB1 Entries 8 through 15 as needed according to the
  38. * size of DDR memory.
  39. *
  40. * MAS0: tlbsel, esel, nv
  41. * MAS1: valid, iprot, tid, ts, tsize
  42. * MAS2: epn, sharen, x0, x1, w, i, m, g, e
  43. * MAS3: rpn, u0-u3, ux, sx, uw, sw, ur, sr
  44. */
  45. #define entry_start \
  46. mflr r1 ; \
  47. bl 0f ;
  48. #define entry_end \
  49. 0: mflr r0 ; \
  50. mtlr r1 ; \
  51. blr ;
  52. .section .bootpg, "ax"
  53. .globl tlb1_entry
  54. tlb1_entry:
  55. entry_start
  56. /*
  57. * Number of TLB0 and TLB1 entries in the following table
  58. */
  59. .long (2f-1f)/16
  60. 1:
  61. #if (CFG_CCSRBAR_DEFAULT != CFG_CCSRBAR)
  62. /*
  63. * TLB0 4K Non-cacheable, guarded
  64. * 0xff700000 4K Initial CCSRBAR mapping
  65. *
  66. * This ends up at a TLB0 Index==0 entry, and must not collide
  67. * with other TLB0 Entries.
  68. */
  69. .long TLB1_MAS0(0, 0, 0)
  70. .long TLB1_MAS1(1, 0, 0, 0, 0)
  71. .long TLB1_MAS2(E500_TLB_EPN(CFG_CCSRBAR_DEFAULT), 0,0,0,0,1,0,1,0)
  72. .long TLB1_MAS3(E500_TLB_RPN(CFG_CCSRBAR_DEFAULT), 0,0,0,0,0,1,0,1,0,1)
  73. #else
  74. #error("Update the number of table entries in tlb1_entry")
  75. #endif
  76. /*
  77. * TLB0 16K Cacheable, non-guarded
  78. * 0xd001_0000 16K Temporary Global data for initialization
  79. *
  80. * Use four 4K TLB0 entries. These entries must be cacheable
  81. * as they provide the bootstrap memory before the memory
  82. * controler and real memory have been configured.
  83. *
  84. * These entries end up at TLB0 Indicies 0x10, 0x14, 0x18 and 0x1c,
  85. * and must not collide with other TLB0 entries.
  86. */
  87. .long TLB1_MAS0(0, 0, 0)
  88. .long TLB1_MAS1(1, 0, 0, 0, 0)
  89. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR),
  90. 0,0,0,0,0,0,0,0)
  91. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR),
  92. 0,0,0,0,0,1,0,1,0,1)
  93. .long TLB1_MAS0(0, 0, 0)
  94. .long TLB1_MAS1(1, 0, 0, 0, 0)
  95. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 4 * 1024),
  96. 0,0,0,0,0,0,0,0)
  97. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 4 * 1024),
  98. 0,0,0,0,0,1,0,1,0,1)
  99. .long TLB1_MAS0(0, 0, 0)
  100. .long TLB1_MAS1(1, 0, 0, 0, 0)
  101. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 8 * 1024),
  102. 0,0,0,0,0,0,0,0)
  103. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 8 * 1024),
  104. 0,0,0,0,0,1,0,1,0,1)
  105. .long TLB1_MAS0(0, 0, 0)
  106. .long TLB1_MAS1(1, 0, 0, 0, 0)
  107. .long TLB1_MAS2(E500_TLB_EPN(CFG_INIT_RAM_ADDR + 12 * 1024),
  108. 0,0,0,0,0,0,0,0)
  109. .long TLB1_MAS3(E500_TLB_RPN(CFG_INIT_RAM_ADDR + 12 * 1024),
  110. 0,0,0,0,0,1,0,1,0,1)
  111. /*
  112. * TLB 0: 16M Non-cacheable, guarded
  113. * 0xff000000 16M FLASH
  114. * Out of reset this entry is only 4K.
  115. */
  116. .long TLB1_MAS0(1, 0, 0)
  117. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)
  118. .long TLB1_MAS2(E500_TLB_EPN(CFG_FLASH_BASE), 0,0,0,0,1,0,1,0)
  119. .long TLB1_MAS3(E500_TLB_RPN(CFG_FLASH_BASE), 0,0,0,0,0,1,0,1,0,1)
  120. /*
  121. * TLB 1: 256M Non-cacheable, guarded
  122. * 0x80000000 256M PCI1 MEM
  123. */
  124. .long TLB1_MAS0(1, 1, 0)
  125. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  126. .long TLB1_MAS2(E500_TLB_EPN(CFG_PCI1_MEM_BASE), 0,0,0,0,1,0,1,0)
  127. .long TLB1_MAS3(E500_TLB_RPN(CFG_PCI1_MEM_BASE), 0,0,0,0,0,1,0,1,0,1)
  128. /*
  129. * TLB 2: 256M Non-cacheable, guarded
  130. * 0x90000000 256M PCI2 MEM
  131. */
  132. .long TLB1_MAS0(1, 2, 0)
  133. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
  134. .long TLB1_MAS2(E500_TLB_EPN(CFG_PCI2_MEM_BASE),
  135. 0,0,0,0,1,0,1,0)
  136. .long TLB1_MAS3(E500_TLB_RPN(CFG_PCI2_MEM_BASE),
  137. 0,0,0,0,0,1,0,1,0,1)
  138. /*
  139. * TLB 3: 1GB Non-cacheable, guarded
  140. * 0xa0000000 256M PEX MEM First half
  141. * 0xb0000000 256M PEX MEM Second half
  142. * 0xc0000000 256M Rapid IO MEM First half
  143. * 0xd0000000 256M Rapid IO MEM Second half
  144. */
  145. .long TLB1_MAS0(1, 3, 0)
  146. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_1G)
  147. .long TLB1_MAS2(E500_TLB_EPN(CFG_PEX_MEM_BASE), 0,0,0,0,1,0,1,0)
  148. .long TLB1_MAS3(E500_TLB_RPN(CFG_PEX_MEM_BASE), 0,0,0,0,0,1,0,1,0,1)
  149. /*
  150. * TLB 4: Reserved for future usage
  151. */
  152. /*
  153. * TLB 5: 64M Non-cacheable, guarded
  154. * 0xe000_0000 1M CCSRBAR
  155. * 0xe200_0000 8M PCI1 IO
  156. * 0xe280_0000 8M PCI2 IO
  157. * 0xe300_0000 16M PEX IO
  158. */
  159. .long TLB1_MAS0(1, 5, 0)
  160. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  161. .long TLB1_MAS2(E500_TLB_EPN(CFG_CCSRBAR), 0,0,0,0,1,0,1,0)
  162. .long TLB1_MAS3(E500_TLB_RPN(CFG_CCSRBAR), 0,0,0,0,0,1,0,1,0,1)
  163. /*
  164. * TLB 6: 64M Cacheable, non-guarded
  165. * 0xf000_0000 64M LBC SDRAM
  166. */
  167. .long TLB1_MAS0(1, 6, 0)
  168. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
  169. .long TLB1_MAS2(E500_TLB_EPN(CFG_LBC_SDRAM_BASE), 0,0,0,0,0,0,0,0)
  170. .long TLB1_MAS3(E500_TLB_RPN(CFG_LBC_SDRAM_BASE), 0,0,0,0,0,1,0,1,0,1)
  171. /*
  172. * TLB 7: 1M Non-cacheable, guarded
  173. * 0xf8000000 1M CADMUS registers
  174. */
  175. .long TLB1_MAS0(1, 7, 0)
  176. .long TLB1_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_1M)
  177. .long TLB1_MAS2(E500_TLB_EPN(CADMUS_BASE_ADDR), 0,0,0,0,1,0,1,0)
  178. .long TLB1_MAS3(E500_TLB_RPN(CADMUS_BASE_ADDR), 0,0,0,0,0,1,0,1,0,1)
  179. 2:
  180. entry_end
  181. /*
  182. * LAW(Local Access Window) configuration:
  183. *
  184. * 0x0000_0000 0x7fff_ffff DDR 2G
  185. * 0x8000_0000 0x8fff_ffff PCI1 MEM 256M
  186. * 0x9000_0000 0x9fff_ffff PCI2 MEM 256M
  187. * 0xa000_0000 0xbfff_ffff PEX MEM 512M
  188. * 0xc000_0000 0xdfff_ffff RapidIO 512M
  189. * 0xe000_0000 0xe000_ffff CCSR 1M
  190. * 0xe200_0000 0xe27f_ffff PCI1 IO 8M
  191. * 0xe280_0000 0xe2ff_ffff PCI2 IO 8M
  192. * 0xe300_0000 0xe3ff_ffff PEX IO 16M
  193. * 0xf000_0000 0xf3ff_ffff SDRAM 64M
  194. * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M
  195. * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M
  196. * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M
  197. *
  198. * Notes:
  199. * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
  200. * If flash is 8M at default position (last 8M), no LAW needed.
  201. *
  202. * The defines below are 1-off of the actual LAWAR0 usage.
  203. * So LAWAR3 define uses the LAWAR4 register in the ECM.
  204. */
  205. #define LAWBAR0 0
  206. #define LAWAR0 ((LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & LAWAR_SIZE_128M)) & ~LAWAR_EN)
  207. #define LAWBAR1 ((CFG_PCI1_MEM_BASE>>12) & 0xfffff)
  208. #define LAWAR1 (LAWAR_EN | LAWAR_TRGT_IF_PCI1 | (LAWAR_SIZE & LAWAR_SIZE_256M))
  209. #define LAWBAR2 ((CFG_PCI2_MEM_BASE>>12) & 0xfffff)
  210. #define LAWAR2 (LAWAR_EN | LAWAR_TRGT_IF_PCI2 | (LAWAR_SIZE & LAWAR_SIZE_256M))
  211. #define LAWBAR3 ((CFG_PCI1_IO_PHYS>>12) & 0xfffff)
  212. #define LAWAR3 (LAWAR_EN | LAWAR_TRGT_IF_PCI1 | (LAWAR_SIZE & LAWAR_SIZE_8M))
  213. #define LAWBAR4 ((CFG_PCI2_IO_PHYS>>12) & 0xfffff)
  214. #define LAWAR4 (LAWAR_EN | LAWAR_TRGT_IF_PCI2 | (LAWAR_SIZE & LAWAR_SIZE_8M))
  215. /* LBC window - maps 256M 0xf0000000 -> 0xffffffff */
  216. #define LAWBAR5 ((CFG_LBC_SDRAM_BASE>>12) & 0xfffff)
  217. #define LAWAR5 (LAWAR_EN | LAWAR_TRGT_IF_LBC | (LAWAR_SIZE & LAWAR_SIZE_256M))
  218. #define LAWBAR6 ((CFG_PEX_MEM_BASE>>12) & 0xfffff)
  219. #define LAWAR6 (LAWAR_EN | LAWAR_TRGT_IF_PEX | (LAWAR_SIZE & LAWAR_SIZE_512M))
  220. #define LAWBAR7 ((CFG_PEX_IO_PHYS>>12) & 0xfffff)
  221. #define LAWAR7 (LAWAR_EN | LAWAR_TRGT_IF_PEX | (LAWAR_SIZE & LAWAR_SIZE_16M))
  222. #define LAWBAR8 ((CFG_RIO_MEM_BASE>>12) & 0xfffff)
  223. #define LAWAR8 (LAWAR_EN | LAWAR_TRGT_IF_RIO | (LAWAR_SIZE & LAWAR_SIZE_512M))
  224. .section .bootpg, "ax"
  225. .globl law_entry
  226. law_entry:
  227. entry_start
  228. .long (4f-3f)/8
  229. 3:
  230. .long LAWBAR0,LAWAR0,LAWBAR1,LAWAR1,LAWBAR2,LAWAR2,LAWBAR3,LAWAR3
  231. .long LAWBAR4,LAWAR4,LAWBAR5,LAWAR5,LAWBAR6,LAWAR6,LAWBAR7,LAWAR7
  232. .long LAWBAR8,LAWAR8
  233. 4:
  234. entry_end