da8xx-fb.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843
  1. /*
  2. * Porting to u-boot:
  3. *
  4. * (C) Copyright 2011
  5. * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
  6. *
  7. * Copyright (C) 2008-2009 MontaVista Software Inc.
  8. * Copyright (C) 2008-2009 Texas Instruments Inc
  9. *
  10. * Based on the LCD driver for TI Avalanche processors written by
  11. * Ajay Singh and Shalom Hai.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option)any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <common.h>
  28. #include <malloc.h>
  29. #include <video_fb.h>
  30. #include <linux/list.h>
  31. #include <linux/fb.h>
  32. #include <asm/errno.h>
  33. #include <asm/io.h>
  34. #include <asm/arch/hardware.h>
  35. #include "videomodes.h"
  36. #include <asm/arch/da8xx-fb.h>
  37. #define DRIVER_NAME "da8xx_lcdc"
  38. /* LCD Status Register */
  39. #define LCD_END_OF_FRAME1 (1 << 9)
  40. #define LCD_END_OF_FRAME0 (1 << 8)
  41. #define LCD_PL_LOAD_DONE (1 << 6)
  42. #define LCD_FIFO_UNDERFLOW (1 << 5)
  43. #define LCD_SYNC_LOST (1 << 2)
  44. /* LCD DMA Control Register */
  45. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  46. #define LCD_DMA_BURST_1 0x0
  47. #define LCD_DMA_BURST_2 0x1
  48. #define LCD_DMA_BURST_4 0x2
  49. #define LCD_DMA_BURST_8 0x3
  50. #define LCD_DMA_BURST_16 0x4
  51. #define LCD_END_OF_FRAME_INT_ENA (1 << 2)
  52. #define LCD_DUAL_FRAME_BUFFER_ENABLE (1 << 0)
  53. /* LCD Control Register */
  54. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  55. #define LCD_RASTER_MODE 0x01
  56. /* LCD Raster Control Register */
  57. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  58. #define PALETTE_AND_DATA 0x00
  59. #define PALETTE_ONLY 0x01
  60. #define DATA_ONLY 0x02
  61. #define LCD_MONO_8BIT_MODE (1 << 9)
  62. #define LCD_RASTER_ORDER (1 << 8)
  63. #define LCD_TFT_MODE (1 << 7)
  64. #define LCD_UNDERFLOW_INT_ENA (1 << 6)
  65. #define LCD_PL_ENABLE (1 << 4)
  66. #define LCD_MONOCHROME_MODE (1 << 1)
  67. #define LCD_RASTER_ENABLE (1 << 0)
  68. #define LCD_TFT_ALT_ENABLE (1 << 23)
  69. #define LCD_STN_565_ENABLE (1 << 24)
  70. /* LCD Raster Timing 2 Register */
  71. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  72. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  73. #define LCD_SYNC_CTRL (1 << 25)
  74. #define LCD_SYNC_EDGE (1 << 24)
  75. #define LCD_INVERT_PIXEL_CLOCK (1 << 22)
  76. #define LCD_INVERT_LINE_CLOCK (1 << 21)
  77. #define LCD_INVERT_FRAME_CLOCK (1 << 20)
  78. /* LCD Block */
  79. struct da8xx_lcd_regs {
  80. u32 revid;
  81. u32 ctrl;
  82. u32 stat;
  83. u32 lidd_ctrl;
  84. u32 lidd_cs0_conf;
  85. u32 lidd_cs0_addr;
  86. u32 lidd_cs0_data;
  87. u32 lidd_cs1_conf;
  88. u32 lidd_cs1_addr;
  89. u32 lidd_cs1_data;
  90. u32 raster_ctrl;
  91. u32 raster_timing_0;
  92. u32 raster_timing_1;
  93. u32 raster_timing_2;
  94. u32 raster_subpanel;
  95. u32 reserved;
  96. u32 dma_ctrl;
  97. u32 dma_frm_buf_base_addr_0;
  98. u32 dma_frm_buf_ceiling_addr_0;
  99. u32 dma_frm_buf_base_addr_1;
  100. u32 dma_frm_buf_ceiling_addr_1;
  101. };
  102. #define LCD_NUM_BUFFERS 1
  103. #define WSI_TIMEOUT 50
  104. #define PALETTE_SIZE 256
  105. #define LEFT_MARGIN 64
  106. #define RIGHT_MARGIN 64
  107. #define UPPER_MARGIN 32
  108. #define LOWER_MARGIN 32
  109. #define calc_fbsize() (panel.plnSizeX * panel.plnSizeY * panel.gdfBytesPP)
  110. #define mdelay(n) ({unsigned long msec = (n); while (msec--) udelay(1000); })
  111. static struct da8xx_lcd_regs *da8xx_fb_reg_base;
  112. DECLARE_GLOBAL_DATA_PTR;
  113. /* graphics setup */
  114. static GraphicDevice gpanel;
  115. static const struct da8xx_panel *lcd_panel;
  116. static struct fb_info *da8xx_fb_info;
  117. static int bits_x_pixel;
  118. static inline unsigned int lcdc_read(u32 *addr)
  119. {
  120. return (unsigned int)readl(addr);
  121. }
  122. static inline void lcdc_write(unsigned int val, u32 *addr)
  123. {
  124. writel(val, addr);
  125. }
  126. struct da8xx_fb_par {
  127. u32 p_palette_base;
  128. unsigned char *v_palette_base;
  129. dma_addr_t vram_phys;
  130. unsigned long vram_size;
  131. void *vram_virt;
  132. unsigned int dma_start;
  133. unsigned int dma_end;
  134. struct clk *lcdc_clk;
  135. int irq;
  136. unsigned short pseudo_palette[16];
  137. unsigned int palette_sz;
  138. unsigned int pxl_clk;
  139. int blank;
  140. int vsync_flag;
  141. int vsync_timeout;
  142. };
  143. /* Variable Screen Information */
  144. static struct fb_var_screeninfo da8xx_fb_var = {
  145. .xoffset = 0,
  146. .yoffset = 0,
  147. .transp = {0, 0, 0},
  148. .nonstd = 0,
  149. .activate = 0,
  150. .height = -1,
  151. .width = -1,
  152. .pixclock = 46666, /* 46us - AUO display */
  153. .accel_flags = 0,
  154. .left_margin = LEFT_MARGIN,
  155. .right_margin = RIGHT_MARGIN,
  156. .upper_margin = UPPER_MARGIN,
  157. .lower_margin = LOWER_MARGIN,
  158. .sync = 0,
  159. .vmode = FB_VMODE_NONINTERLACED
  160. };
  161. static struct fb_fix_screeninfo da8xx_fb_fix = {
  162. .id = "DA8xx FB Drv",
  163. .type = FB_TYPE_PACKED_PIXELS,
  164. .type_aux = 0,
  165. .visual = FB_VISUAL_PSEUDOCOLOR,
  166. .xpanstep = 0,
  167. .ypanstep = 1,
  168. .ywrapstep = 0,
  169. .accel = FB_ACCEL_NONE
  170. };
  171. static const struct display_panel disp_panel = {
  172. QVGA,
  173. 16,
  174. 16,
  175. COLOR_ACTIVE,
  176. };
  177. static const struct lcd_ctrl_config lcd_cfg = {
  178. &disp_panel,
  179. .ac_bias = 255,
  180. .ac_bias_intrpt = 0,
  181. .dma_burst_sz = 16,
  182. .bpp = 16,
  183. .fdd = 255,
  184. .tft_alt_mode = 0,
  185. .stn_565_mode = 0,
  186. .mono_8bit_mode = 0,
  187. .invert_line_clock = 1,
  188. .invert_frm_clock = 1,
  189. .sync_edge = 0,
  190. .sync_ctrl = 1,
  191. .raster_order = 0,
  192. };
  193. /* Enable the Raster Engine of the LCD Controller */
  194. static inline void lcd_enable_raster(void)
  195. {
  196. u32 reg;
  197. reg = lcdc_read(&da8xx_fb_reg_base->raster_ctrl);
  198. if (!(reg & LCD_RASTER_ENABLE))
  199. lcdc_write(reg | LCD_RASTER_ENABLE,
  200. &da8xx_fb_reg_base->raster_ctrl);
  201. }
  202. /* Disable the Raster Engine of the LCD Controller */
  203. static inline void lcd_disable_raster(void)
  204. {
  205. u32 reg;
  206. reg = lcdc_read(&da8xx_fb_reg_base->raster_ctrl);
  207. if (reg & LCD_RASTER_ENABLE)
  208. lcdc_write(reg & ~LCD_RASTER_ENABLE,
  209. &da8xx_fb_reg_base->raster_ctrl);
  210. }
  211. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  212. {
  213. u32 start;
  214. u32 end;
  215. u32 reg_ras;
  216. u32 reg_dma;
  217. /* init reg to clear PLM (loading mode) fields */
  218. reg_ras = lcdc_read(&da8xx_fb_reg_base->raster_ctrl);
  219. reg_ras &= ~(3 << 20);
  220. reg_dma = lcdc_read(&da8xx_fb_reg_base->dma_ctrl);
  221. if (load_mode == LOAD_DATA) {
  222. start = par->dma_start;
  223. end = par->dma_end;
  224. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  225. reg_dma |= LCD_END_OF_FRAME_INT_ENA;
  226. #if (LCD_NUM_BUFFERS == 2)
  227. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  228. lcdc_write(start, &da8xx_fb_reg_base->dma_frm_buf_base_addr_0);
  229. lcdc_write(end, &da8xx_fb_reg_base->dma_frm_buf_ceiling_addr_0);
  230. lcdc_write(start, &da8xx_fb_reg_base->dma_frm_buf_base_addr_1);
  231. lcdc_write(end, &da8xx_fb_reg_base->dma_frm_buf_ceiling_addr_1);
  232. #else
  233. reg_dma &= ~LCD_DUAL_FRAME_BUFFER_ENABLE;
  234. lcdc_write(start, &da8xx_fb_reg_base->dma_frm_buf_base_addr_0);
  235. lcdc_write(end, &da8xx_fb_reg_base->dma_frm_buf_ceiling_addr_0);
  236. lcdc_write(0, &da8xx_fb_reg_base->dma_frm_buf_base_addr_1);
  237. lcdc_write(0, &da8xx_fb_reg_base->dma_frm_buf_ceiling_addr_1);
  238. #endif
  239. } else if (load_mode == LOAD_PALETTE) {
  240. start = par->p_palette_base;
  241. end = start + par->palette_sz - 1;
  242. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  243. reg_ras |= LCD_PL_ENABLE;
  244. lcdc_write(start, &da8xx_fb_reg_base->dma_frm_buf_base_addr_0);
  245. lcdc_write(end, &da8xx_fb_reg_base->dma_frm_buf_ceiling_addr_0);
  246. }
  247. lcdc_write(reg_dma, &da8xx_fb_reg_base->dma_ctrl);
  248. lcdc_write(reg_ras, &da8xx_fb_reg_base->raster_ctrl);
  249. /*
  250. * The Raster enable bit must be set after all other control fields are
  251. * set.
  252. */
  253. lcd_enable_raster();
  254. }
  255. /* Configure the Burst Size of DMA */
  256. static int lcd_cfg_dma(int burst_size)
  257. {
  258. u32 reg;
  259. reg = lcdc_read(&da8xx_fb_reg_base->dma_ctrl) & 0x00000001;
  260. switch (burst_size) {
  261. case 1:
  262. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  263. break;
  264. case 2:
  265. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  266. break;
  267. case 4:
  268. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  269. break;
  270. case 8:
  271. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  272. break;
  273. case 16:
  274. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  275. break;
  276. default:
  277. return -EINVAL;
  278. }
  279. lcdc_write(reg, &da8xx_fb_reg_base->dma_ctrl);
  280. return 0;
  281. }
  282. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  283. {
  284. u32 reg;
  285. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  286. reg = lcdc_read(&da8xx_fb_reg_base->raster_timing_2) & 0xFFF00000;
  287. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  288. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  289. lcdc_write(reg, &da8xx_fb_reg_base->raster_timing_2);
  290. }
  291. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  292. int front_porch)
  293. {
  294. u32 reg;
  295. reg = lcdc_read(&da8xx_fb_reg_base->raster_timing_0) & 0xf;
  296. reg |= ((back_porch & 0xff) << 24)
  297. | ((front_porch & 0xff) << 16)
  298. | ((pulse_width & 0x3f) << 10);
  299. lcdc_write(reg, &da8xx_fb_reg_base->raster_timing_0);
  300. }
  301. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  302. int front_porch)
  303. {
  304. u32 reg;
  305. reg = lcdc_read(&da8xx_fb_reg_base->raster_timing_1) & 0x3ff;
  306. reg |= ((back_porch & 0xff) << 24)
  307. | ((front_porch & 0xff) << 16)
  308. | ((pulse_width & 0x3f) << 10);
  309. lcdc_write(reg, &da8xx_fb_reg_base->raster_timing_1);
  310. }
  311. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg)
  312. {
  313. u32 reg;
  314. reg = lcdc_read(&da8xx_fb_reg_base->raster_ctrl) & ~(LCD_TFT_MODE |
  315. LCD_MONO_8BIT_MODE |
  316. LCD_MONOCHROME_MODE);
  317. switch (cfg->p_disp_panel->panel_shade) {
  318. case MONOCHROME:
  319. reg |= LCD_MONOCHROME_MODE;
  320. if (cfg->mono_8bit_mode)
  321. reg |= LCD_MONO_8BIT_MODE;
  322. break;
  323. case COLOR_ACTIVE:
  324. reg |= LCD_TFT_MODE;
  325. if (cfg->tft_alt_mode)
  326. reg |= LCD_TFT_ALT_ENABLE;
  327. break;
  328. case COLOR_PASSIVE:
  329. if (cfg->stn_565_mode)
  330. reg |= LCD_STN_565_ENABLE;
  331. break;
  332. default:
  333. return -EINVAL;
  334. }
  335. /* enable additional interrupts here */
  336. reg |= LCD_UNDERFLOW_INT_ENA;
  337. lcdc_write(reg, &da8xx_fb_reg_base->raster_ctrl);
  338. reg = lcdc_read(&da8xx_fb_reg_base->raster_timing_2);
  339. if (cfg->sync_ctrl)
  340. reg |= LCD_SYNC_CTRL;
  341. else
  342. reg &= ~LCD_SYNC_CTRL;
  343. if (cfg->sync_edge)
  344. reg |= LCD_SYNC_EDGE;
  345. else
  346. reg &= ~LCD_SYNC_EDGE;
  347. if (cfg->invert_line_clock)
  348. reg |= LCD_INVERT_LINE_CLOCK;
  349. else
  350. reg &= ~LCD_INVERT_LINE_CLOCK;
  351. if (cfg->invert_frm_clock)
  352. reg |= LCD_INVERT_FRAME_CLOCK;
  353. else
  354. reg &= ~LCD_INVERT_FRAME_CLOCK;
  355. lcdc_write(reg, &da8xx_fb_reg_base->raster_timing_2);
  356. return 0;
  357. }
  358. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  359. u32 bpp, u32 raster_order)
  360. {
  361. u32 reg;
  362. /* Set the Panel Width */
  363. /* Pixels per line = (PPL + 1)*16 */
  364. /*0x3F in bits 4..9 gives max horisontal resolution = 1024 pixels*/
  365. width &= 0x3f0;
  366. reg = lcdc_read(&da8xx_fb_reg_base->raster_timing_0);
  367. reg &= 0xfffffc00;
  368. reg |= ((width >> 4) - 1) << 4;
  369. lcdc_write(reg, &da8xx_fb_reg_base->raster_timing_0);
  370. /* Set the Panel Height */
  371. reg = lcdc_read(&da8xx_fb_reg_base->raster_timing_1);
  372. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  373. lcdc_write(reg, &da8xx_fb_reg_base->raster_timing_1);
  374. /* Set the Raster Order of the Frame Buffer */
  375. reg = lcdc_read(&da8xx_fb_reg_base->raster_ctrl) & ~(1 << 8);
  376. if (raster_order)
  377. reg |= LCD_RASTER_ORDER;
  378. lcdc_write(reg, &da8xx_fb_reg_base->raster_ctrl);
  379. switch (bpp) {
  380. case 1:
  381. case 2:
  382. case 4:
  383. case 16:
  384. par->palette_sz = 16 * 2;
  385. break;
  386. case 8:
  387. par->palette_sz = 256 * 2;
  388. break;
  389. default:
  390. return -EINVAL;
  391. }
  392. return 0;
  393. }
  394. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  395. unsigned blue, unsigned transp,
  396. struct fb_info *info)
  397. {
  398. struct da8xx_fb_par *par = info->par;
  399. unsigned short *palette = (unsigned short *) par->v_palette_base;
  400. u_short pal;
  401. int update_hw = 0;
  402. if (regno > 255)
  403. return 1;
  404. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  405. return 1;
  406. if (info->var.bits_per_pixel == 8) {
  407. red >>= 4;
  408. green >>= 8;
  409. blue >>= 12;
  410. pal = (red & 0x0f00);
  411. pal |= (green & 0x00f0);
  412. pal |= (blue & 0x000f);
  413. if (palette[regno] != pal) {
  414. update_hw = 1;
  415. palette[regno] = pal;
  416. }
  417. } else if ((info->var.bits_per_pixel == 16) && regno < 16) {
  418. red >>= (16 - info->var.red.length);
  419. red <<= info->var.red.offset;
  420. green >>= (16 - info->var.green.length);
  421. green <<= info->var.green.offset;
  422. blue >>= (16 - info->var.blue.length);
  423. blue <<= info->var.blue.offset;
  424. par->pseudo_palette[regno] = red | green | blue;
  425. if (palette[0] != 0x4000) {
  426. update_hw = 1;
  427. palette[0] = 0x4000;
  428. }
  429. }
  430. /* Update the palette in the h/w as needed. */
  431. if (update_hw)
  432. lcd_blit(LOAD_PALETTE, par);
  433. return 0;
  434. }
  435. static void lcd_reset(struct da8xx_fb_par *par)
  436. {
  437. /* Disable the Raster if previously Enabled */
  438. lcd_disable_raster();
  439. /* DMA has to be disabled */
  440. lcdc_write(0, &da8xx_fb_reg_base->dma_ctrl);
  441. lcdc_write(0, &da8xx_fb_reg_base->raster_ctrl);
  442. }
  443. static void lcd_calc_clk_divider(struct da8xx_fb_par *par)
  444. {
  445. unsigned int lcd_clk, div;
  446. /* Get clock from sysclk2 */
  447. lcd_clk = clk_get(2);
  448. div = lcd_clk / par->pxl_clk;
  449. debug("LCD Clock: 0x%x Divider: 0x%x PixClk: 0x%x\n",
  450. lcd_clk, div, par->pxl_clk);
  451. /* Configure the LCD clock divisor. */
  452. lcdc_write(LCD_CLK_DIVISOR(div) |
  453. (LCD_RASTER_MODE & 0x1), &da8xx_fb_reg_base->ctrl);
  454. }
  455. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  456. const struct da8xx_panel *panel)
  457. {
  458. u32 bpp;
  459. int ret = 0;
  460. lcd_reset(par);
  461. /* Calculate the divider */
  462. lcd_calc_clk_divider(par);
  463. if (panel->invert_pxl_clk)
  464. lcdc_write((lcdc_read(&da8xx_fb_reg_base->raster_timing_2) |
  465. LCD_INVERT_PIXEL_CLOCK),
  466. &da8xx_fb_reg_base->raster_timing_2);
  467. else
  468. lcdc_write((lcdc_read(&da8xx_fb_reg_base->raster_timing_2) &
  469. ~LCD_INVERT_PIXEL_CLOCK),
  470. &da8xx_fb_reg_base->raster_timing_2);
  471. /* Configure the DMA burst size. */
  472. ret = lcd_cfg_dma(cfg->dma_burst_sz);
  473. if (ret < 0)
  474. return ret;
  475. /* Configure the AC bias properties. */
  476. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  477. /* Configure the vertical and horizontal sync properties. */
  478. lcd_cfg_vertical_sync(panel->vbp, panel->vsw, panel->vfp);
  479. lcd_cfg_horizontal_sync(panel->hbp, panel->hsw, panel->hfp);
  480. /* Configure for disply */
  481. ret = lcd_cfg_display(cfg);
  482. if (ret < 0)
  483. return ret;
  484. if (QVGA != cfg->p_disp_panel->panel_type)
  485. return -EINVAL;
  486. if (cfg->bpp <= cfg->p_disp_panel->max_bpp &&
  487. cfg->bpp >= cfg->p_disp_panel->min_bpp)
  488. bpp = cfg->bpp;
  489. else
  490. bpp = cfg->p_disp_panel->max_bpp;
  491. if (bpp == 12)
  492. bpp = 16;
  493. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->width,
  494. (unsigned int)panel->height, bpp,
  495. cfg->raster_order);
  496. if (ret < 0)
  497. return ret;
  498. /* Configure FDD */
  499. lcdc_write((lcdc_read(&da8xx_fb_reg_base->raster_ctrl) & 0xfff00fff) |
  500. (cfg->fdd << 12), &da8xx_fb_reg_base->raster_ctrl);
  501. return 0;
  502. }
  503. static void lcdc_dma_start(void)
  504. {
  505. struct da8xx_fb_par *par = da8xx_fb_info->par;
  506. lcdc_write(par->dma_start,
  507. &da8xx_fb_reg_base->dma_frm_buf_base_addr_0);
  508. lcdc_write(par->dma_end,
  509. &da8xx_fb_reg_base->dma_frm_buf_ceiling_addr_0);
  510. lcdc_write(0,
  511. &da8xx_fb_reg_base->dma_frm_buf_base_addr_1);
  512. lcdc_write(0,
  513. &da8xx_fb_reg_base->dma_frm_buf_ceiling_addr_1);
  514. }
  515. static u32 lcdc_irq_handler(void)
  516. {
  517. struct da8xx_fb_par *par = da8xx_fb_info->par;
  518. u32 stat = lcdc_read(&da8xx_fb_reg_base->stat);
  519. u32 reg_ras;
  520. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  521. debug("LCD_SYNC_LOST\n");
  522. lcd_disable_raster();
  523. lcdc_write(stat, &da8xx_fb_reg_base->stat);
  524. lcd_enable_raster();
  525. return LCD_SYNC_LOST;
  526. } else if (stat & LCD_PL_LOAD_DONE) {
  527. debug("LCD_PL_LOAD_DONE\n");
  528. /*
  529. * Must disable raster before changing state of any control bit.
  530. * And also must be disabled before clearing the PL loading
  531. * interrupt via the following write to the status register. If
  532. * this is done after then one gets multiple PL done interrupts.
  533. */
  534. lcd_disable_raster();
  535. lcdc_write(stat, &da8xx_fb_reg_base->stat);
  536. /* Disable PL completion inerrupt */
  537. reg_ras = lcdc_read(&da8xx_fb_reg_base->raster_ctrl);
  538. reg_ras &= ~LCD_PL_ENABLE;
  539. lcdc_write(reg_ras, &da8xx_fb_reg_base->raster_ctrl);
  540. /* Setup and start data loading mode */
  541. lcd_blit(LOAD_DATA, par);
  542. return LCD_PL_LOAD_DONE;
  543. } else {
  544. lcdc_write(stat, &da8xx_fb_reg_base->stat);
  545. if (stat & LCD_END_OF_FRAME0)
  546. debug("LCD_END_OF_FRAME0\n");
  547. lcdc_write(par->dma_start,
  548. &da8xx_fb_reg_base->dma_frm_buf_base_addr_0);
  549. lcdc_write(par->dma_end,
  550. &da8xx_fb_reg_base->dma_frm_buf_ceiling_addr_0);
  551. par->vsync_flag = 1;
  552. return LCD_END_OF_FRAME0;
  553. }
  554. return stat;
  555. }
  556. static u32 wait_for_event(u32 event)
  557. {
  558. u32 timeout = 50000;
  559. u32 ret;
  560. do {
  561. ret = lcdc_irq_handler();
  562. udelay(1000);
  563. } while (!(ret & event));
  564. if (timeout <= 0) {
  565. printf("%s: event %d not hit\n", __func__, event);
  566. return -1;
  567. }
  568. return 0;
  569. }
  570. void *video_hw_init(void)
  571. {
  572. struct da8xx_fb_par *par;
  573. u32 size;
  574. char *p;
  575. if (!lcd_panel) {
  576. printf("Display not initialized\n");
  577. return NULL;
  578. }
  579. gpanel.winSizeX = lcd_panel->width;
  580. gpanel.winSizeY = lcd_panel->height;
  581. gpanel.plnSizeX = lcd_panel->width;
  582. gpanel.plnSizeY = lcd_panel->height;
  583. switch (bits_x_pixel) {
  584. case 24:
  585. gpanel.gdfBytesPP = 4;
  586. gpanel.gdfIndex = GDF_32BIT_X888RGB;
  587. break;
  588. case 16:
  589. gpanel.gdfBytesPP = 2;
  590. gpanel.gdfIndex = GDF_16BIT_565RGB;
  591. break;
  592. default:
  593. gpanel.gdfBytesPP = 1;
  594. gpanel.gdfIndex = GDF__8BIT_INDEX;
  595. break;
  596. }
  597. da8xx_fb_reg_base = (struct da8xx_lcd_regs *)DAVINCI_LCD_CNTL_BASE;
  598. debug("Resolution: %dx%d %x\n",
  599. gpanel.winSizeX,
  600. gpanel.winSizeY,
  601. lcd_cfg.bpp);
  602. size = sizeof(struct fb_info) + sizeof(struct da8xx_fb_par);
  603. da8xx_fb_info = malloc(size);
  604. debug("da8xx_fb_info at %x\n", (unsigned int)da8xx_fb_info);
  605. if (!da8xx_fb_info) {
  606. printf("Memory allocation failed for fb_info\n");
  607. return NULL;
  608. }
  609. memset(da8xx_fb_info, 0, size);
  610. p = (char *)da8xx_fb_info;
  611. da8xx_fb_info->par = p + sizeof(struct fb_info);
  612. debug("da8xx_par at %x\n", (unsigned int)da8xx_fb_info->par);
  613. par = da8xx_fb_info->par;
  614. par->pxl_clk = lcd_panel->pxl_clk;
  615. if (lcd_init(par, &lcd_cfg, lcd_panel) < 0) {
  616. printf("lcd_init failed\n");
  617. goto err_release_fb;
  618. }
  619. /* allocate frame buffer */
  620. par->vram_size = lcd_panel->width * lcd_panel->height * lcd_cfg.bpp;
  621. par->vram_size = par->vram_size * LCD_NUM_BUFFERS / 8;
  622. par->vram_virt = malloc(par->vram_size);
  623. par->vram_phys = (dma_addr_t) par->vram_virt;
  624. debug("Requesting 0x%x bytes for framebuffer at 0x%x\n",
  625. (unsigned int)par->vram_size,
  626. (unsigned int)par->vram_virt);
  627. if (!par->vram_virt) {
  628. printf("GLCD: malloc for frame buffer failed\n");
  629. goto err_release_fb;
  630. }
  631. gpanel.frameAdrs = (unsigned int)par->vram_virt;
  632. da8xx_fb_info->screen_base = (char *) par->vram_virt;
  633. da8xx_fb_fix.smem_start = gpanel.frameAdrs;
  634. da8xx_fb_fix.smem_len = par->vram_size;
  635. da8xx_fb_fix.line_length = (lcd_panel->width * lcd_cfg.bpp) / 8;
  636. par->dma_start = par->vram_phys;
  637. par->dma_end = par->dma_start + lcd_panel->height *
  638. da8xx_fb_fix.line_length - 1;
  639. /* allocate palette buffer */
  640. par->v_palette_base = malloc(PALETTE_SIZE);
  641. if (!par->v_palette_base) {
  642. printf("GLCD: malloc for palette buffer failed\n");
  643. goto err_release_fb_mem;
  644. }
  645. memset(par->v_palette_base, 0, PALETTE_SIZE);
  646. par->p_palette_base = (unsigned int)par->v_palette_base;
  647. /* Initialize par */
  648. da8xx_fb_info->var.bits_per_pixel = lcd_cfg.bpp;
  649. da8xx_fb_var.xres = lcd_panel->width;
  650. da8xx_fb_var.xres_virtual = lcd_panel->width;
  651. da8xx_fb_var.yres = lcd_panel->height;
  652. da8xx_fb_var.yres_virtual = lcd_panel->height * LCD_NUM_BUFFERS;
  653. da8xx_fb_var.grayscale =
  654. lcd_cfg.p_disp_panel->panel_shade == MONOCHROME ? 1 : 0;
  655. da8xx_fb_var.bits_per_pixel = lcd_cfg.bpp;
  656. da8xx_fb_var.hsync_len = lcd_panel->hsw;
  657. da8xx_fb_var.vsync_len = lcd_panel->vsw;
  658. /* Initialize fbinfo */
  659. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  660. da8xx_fb_info->fix = da8xx_fb_fix;
  661. da8xx_fb_info->var = da8xx_fb_var;
  662. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  663. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  664. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  665. /* Clear interrupt */
  666. memset((void *)par->vram_virt, 0, par->vram_size);
  667. lcd_disable_raster();
  668. lcdc_write(0xFFFF, &da8xx_fb_reg_base->stat);
  669. debug("Palette at 0x%x size %d\n", par->p_palette_base,
  670. par->palette_sz);
  671. lcdc_dma_start();
  672. /* Load a default palette */
  673. fb_setcolreg(0, 0, 0, 0, 0xffff, da8xx_fb_info);
  674. /* Check that the palette is loaded */
  675. wait_for_event(LCD_PL_LOAD_DONE);
  676. /* Wait until DMA is working */
  677. wait_for_event(LCD_END_OF_FRAME0);
  678. return (void *)&gpanel;
  679. err_release_fb_mem:
  680. free(par->vram_virt);
  681. err_release_fb:
  682. free(da8xx_fb_info);
  683. return NULL;
  684. }
  685. void video_set_lut(unsigned int index, /* color number */
  686. unsigned char r, /* red */
  687. unsigned char g, /* green */
  688. unsigned char b /* blue */
  689. )
  690. {
  691. return;
  692. }
  693. void da8xx_video_init(const struct da8xx_panel *panel, int bits_pixel)
  694. {
  695. lcd_panel = panel;
  696. bits_x_pixel = bits_pixel;
  697. }