zylonite.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254
  1. /*
  2. * (C) Copyright 2002
  3. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  4. *
  5. * (C) Copyright 2002
  6. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  7. * Marius Groeger <mgroeger@sysgo.de>
  8. *
  9. * Configuation settings for the Zylonite board.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_CPU_MONAHANS 1 /* Intel Monahan CPU */
  36. #define CONFIG_ZYLONITE 1 /* Zylonite board */
  37. /* #define CONFIG_LCD 1 */
  38. #ifdef CONFIG_LCD
  39. #define CONFIG_SHARP_LM8V31
  40. #endif
  41. /* #define CONFIG_MMC 1 */
  42. #define BOARD_LATE_INIT 1
  43. #undef CONFIG_SKIP_RELOCATE_UBOOT
  44. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  45. /*
  46. * Size of malloc() pool
  47. */
  48. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  49. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  50. /*
  51. * Hardware drivers
  52. */
  53. #undef TURN_ON_ETHERNET
  54. #ifdef TURN_ON_ETHERNET
  55. # define CONFIG_DRIVER_SMC91111 1
  56. # define CONFIG_SMC91111_BASE 0x14000300
  57. # define CONFIG_SMC91111_EXT_PHY
  58. # define CONFIG_SMC_USE_32_BIT
  59. # undef CONFIG_SMC_USE_IOFUNCS
  60. #endif
  61. /*
  62. * select serial console configuration
  63. */
  64. #define CONFIG_FFUART 1
  65. /* allow to overwrite serial and ethaddr */
  66. #define CONFIG_ENV_OVERWRITE
  67. #define CONFIG_BAUDRATE 115200
  68. /* #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_MMC | CFG_CMD_FAT) */
  69. #ifdef TURN_ON_ETHERNET
  70. # define CONFIG_COMMANDS (CONFIG_CMD_DFL)
  71. #else
  72. # define CONFIG_COMMANDS (CONFIG_CMD_DFL & ~CFG_CMD_NET)
  73. #endif
  74. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  75. #include <cmd_confdefs.h>
  76. #define CONFIG_BOOTDELAY 3
  77. #define CONFIG_ETHADDR 08:00:3e:26:0a:5b
  78. #define CONFIG_NETMASK 255.255.0.0
  79. #define CONFIG_IPADDR 192.168.0.21
  80. #define CONFIG_SERVERIP 192.168.0.250
  81. #define CONFIG_BOOTCOMMAND "bootm 80000"
  82. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
  83. #define CONFIG_CMDLINE_TAG
  84. #define CONFIG_TIMESTAMP
  85. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  86. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  87. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  88. #endif
  89. /*
  90. * Miscellaneous configurable options
  91. */
  92. #define CFG_HUSH_PARSER 1
  93. #define CFG_PROMPT_HUSH_PS2 "> "
  94. #define CFG_LONGHELP /* undef to save memory */
  95. #ifdef CFG_HUSH_PARSER
  96. #define CFG_PROMPT "$ " /* Monitor Command Prompt */
  97. #else
  98. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  99. #endif
  100. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  101. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  102. #define CFG_MAXARGS 16 /* max number of command args */
  103. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  104. #define CFG_DEVICE_NULLDEV 1
  105. #define CFG_MEMTEST_START 0xa0400000 /* memtest works on */
  106. #define CFG_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  107. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  108. #define CFG_LOAD_ADDR (CFG_DRAM_BASE + 0x8000) /* default load address */
  109. #define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
  110. #define CFG_CPUSPEED 0x161 /* set core clock to 400/200/100 MHz */
  111. /* valid baudrates */
  112. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  113. /* #define CFG_MMC_BASE 0xF0000000 */
  114. /*
  115. * Stack sizes
  116. *
  117. * The stack sizes are set up in start.S using the settings below
  118. */
  119. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  120. #ifdef CONFIG_USE_IRQ
  121. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  122. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  123. #endif
  124. /*
  125. * Physical Memory Map
  126. */
  127. #define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
  128. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  129. #define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
  130. #define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
  131. #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
  132. #define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
  133. #define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
  134. #define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
  135. #define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
  136. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  137. #define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
  138. #define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
  139. #define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
  140. #define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
  141. #define CFG_DRAM_BASE 0xa0000000
  142. #define CFG_DRAM_SIZE 0x04000000
  143. #define CFG_FLASH_BASE PHYS_FLASH_1
  144. #define FPGA_REGS_BASE_PHYSICAL 0x08000000
  145. /*
  146. * GPIO settings
  147. */
  148. #define CFG_GPSR0_VAL 0x00008000
  149. #define CFG_GPSR1_VAL 0x00FC0382
  150. #define CFG_GPSR2_VAL 0x0001FFFF
  151. #define CFG_GPCR0_VAL 0x00000000
  152. #define CFG_GPCR1_VAL 0x00000000
  153. #define CFG_GPCR2_VAL 0x00000000
  154. #define CFG_GPDR0_VAL 0x0060A800
  155. #define CFG_GPDR1_VAL 0x00FF0382
  156. #define CFG_GPDR2_VAL 0x0001C000
  157. #define CFG_GAFR0_L_VAL 0x98400000
  158. #define CFG_GAFR0_U_VAL 0x00002950
  159. #define CFG_GAFR1_L_VAL 0x000A9558
  160. #define CFG_GAFR1_U_VAL 0x0005AAAA
  161. #define CFG_GAFR2_L_VAL 0xA0000000
  162. #define CFG_GAFR2_U_VAL 0x00000002
  163. #define CFG_PSSR_VAL 0x20
  164. /*
  165. * Memory settings
  166. */
  167. #define CFG_MSC0_VAL 0x23F223F2
  168. #define CFG_MSC1_VAL 0x3FF1A441
  169. #define CFG_MSC2_VAL 0x7FF97FF1
  170. #define CFG_MDCNFG_VAL 0x00001AC9
  171. #define CFG_MDREFR_VAL 0x00018018
  172. #define CFG_MDMRS_VAL 0x00000000
  173. /*
  174. * PCMCIA and CF Interfaces
  175. */
  176. #define CFG_MECR_VAL 0x00000000
  177. #define CFG_MCMEM0_VAL 0x00010504
  178. #define CFG_MCMEM1_VAL 0x00010504
  179. #define CFG_MCATT0_VAL 0x00010504
  180. #define CFG_MCATT1_VAL 0x00010504
  181. #define CFG_MCIO0_VAL 0x00004715
  182. #define CFG_MCIO1_VAL 0x00004715
  183. #define _LED 0x08000010
  184. #define LED_BLANK 0x08000040
  185. /*
  186. * FLASH and environment organization
  187. */
  188. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  189. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  190. /* timeout values are in ticks */
  191. #define CFG_FLASH_ERASE_TOUT (25*CFG_HZ) /* Timeout for Flash Erase */
  192. #define CFG_FLASH_WRITE_TOUT (25*CFG_HZ) /* Timeout for Flash Write */
  193. /* NOTE: many default partitioning schemes assume the kernel starts at the
  194. * second sector, not an environment. You have been warned!
  195. */
  196. #define CFG_MONITOR_LEN PHYS_FLASH_SECT_SIZE
  197. #undef CFG_ENV_IS_IN_FLASH
  198. #define CFG_ENV_ADDR (PHYS_FLASH_1 + PHYS_FLASH_SECT_SIZE)
  199. #define CFG_ENV_SECT_SIZE PHYS_FLASH_SECT_SIZE
  200. #define CFG_ENV_SIZE (PHYS_FLASH_SECT_SIZE / 16)
  201. /*
  202. * FPGA Offsets
  203. */
  204. #define WHOAMI_OFFSET 0x00
  205. #define HEXLED_OFFSET 0x10
  206. #define BLANKLED_OFFSET 0x40
  207. #define DISCRETELED_OFFSET 0x40
  208. #define CNFG_SWITCHES_OFFSET 0x50
  209. #define USER_SWITCHES_OFFSET 0x60
  210. #define MISC_WR_OFFSET 0x80
  211. #define MISC_RD_OFFSET 0x90
  212. #define INT_MASK_OFFSET 0xC0
  213. #define INT_CLEAR_OFFSET 0xD0
  214. #define GP_OFFSET 0x100
  215. #endif /* __CONFIG_H */