B4860QDS.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832
  1. /*
  2. * Copyright 2011-2012 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #ifndef __CONFIG_H
  23. #define __CONFIG_H
  24. /*
  25. * B4860 QDS board configuration file
  26. */
  27. #define CONFIG_B4860QDS
  28. #define CONFIG_PHYS_64BIT
  29. #ifdef CONFIG_RAMBOOT_PBL
  30. #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
  31. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  32. #endif
  33. /* High Level Configuration Options */
  34. #define CONFIG_BOOKE
  35. #define CONFIG_E500 /* BOOKE e500 family */
  36. #define CONFIG_E500MC /* BOOKE e500mc family */
  37. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  38. #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
  39. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  40. #define CONFIG_MP /* support multiple processors */
  41. #ifndef CONFIG_SYS_TEXT_BASE
  42. #define CONFIG_SYS_TEXT_BASE 0xeff80000
  43. #endif
  44. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  45. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  46. #endif
  47. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  48. #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
  49. #define CONFIG_FSL_IFC /* Enable IFC Support */
  50. #define CONFIG_PCI /* Enable PCI/PCIE */
  51. #define CONFIG_PCIE1 /* PCIE controler 1 */
  52. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  53. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  54. #ifndef CONFIG_PPC_B4420
  55. #define CONFIG_SYS_SRIO
  56. #define CONFIG_SRIO1 /* SRIO port 1 */
  57. #define CONFIG_SRIO2 /* SRIO port 2 */
  58. #endif
  59. #define CONFIG_FSL_LAW /* Use common FSL init code */
  60. /* I2C bus multiplexer */
  61. #define I2C_MUX_PCA_ADDR 0x77
  62. /* VSC Crossbar switches */
  63. #define CONFIG_VSC_CROSSBAR
  64. #define I2C_CH_DEFAULT 0x8
  65. #define I2C_CH_VSC3316 0xc
  66. #define I2C_CH_VSC3308 0xd
  67. #define VSC3316_TX_ADDRESS 0x70
  68. #define VSC3316_RX_ADDRESS 0x71
  69. #define VSC3308_TX_ADDRESS 0x02
  70. #define VSC3308_RX_ADDRESS 0x03
  71. #define CONFIG_ENV_OVERWRITE
  72. #ifdef CONFIG_SYS_NO_FLASH
  73. #define CONFIG_ENV_IS_NOWHERE
  74. #else
  75. #define CONFIG_FLASH_CFI_DRIVER
  76. #define CONFIG_SYS_FLASH_CFI
  77. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  78. #endif
  79. #ifndef CONFIG_SYS_NO_FLASH
  80. #if defined(CONFIG_SPIFLASH)
  81. #define CONFIG_SYS_EXTRA_ENV_RELOC
  82. #define CONFIG_ENV_IS_IN_SPI_FLASH
  83. #define CONFIG_ENV_SPI_BUS 0
  84. #define CONFIG_ENV_SPI_CS 0
  85. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  86. #define CONFIG_ENV_SPI_MODE 0
  87. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  88. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  89. #define CONFIG_ENV_SECT_SIZE 0x10000
  90. #elif defined(CONFIG_SDCARD)
  91. #define CONFIG_SYS_EXTRA_ENV_RELOC
  92. #define CONFIG_ENV_IS_IN_MMC
  93. #define CONFIG_SYS_MMC_ENV_DEV 0
  94. #define CONFIG_ENV_SIZE 0x2000
  95. #define CONFIG_ENV_OFFSET (512 * 1097)
  96. #elif defined(CONFIG_NAND)
  97. #define CONFIG_SYS_EXTRA_ENV_RELOC
  98. #define CONFIG_ENV_IS_IN_NAND
  99. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  100. #define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
  101. #else
  102. #define CONFIG_ENV_IS_IN_FLASH
  103. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  104. #define CONFIG_ENV_SIZE 0x2000
  105. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  106. #endif
  107. #else /* CONFIG_SYS_NO_FLASH */
  108. #define CONFIG_ENV_SIZE 0x2000
  109. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  110. #endif
  111. #ifndef __ASSEMBLY__
  112. unsigned long get_board_sys_clk(void);
  113. unsigned long get_board_ddr_clk(void);
  114. #endif
  115. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
  116. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
  117. /*
  118. * These can be toggled for performance analysis, otherwise use default.
  119. */
  120. #define CONFIG_SYS_CACHE_STASHING
  121. #define CONFIG_BTB /* toggle branch predition */
  122. #define CONFIG_DDR_ECC
  123. #ifdef CONFIG_DDR_ECC
  124. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  125. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  126. #endif
  127. #define CONFIG_ENABLE_36BIT_PHYS
  128. #ifdef CONFIG_PHYS_64BIT
  129. #define CONFIG_ADDR_MAP
  130. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  131. #endif
  132. #if 0
  133. #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
  134. #endif
  135. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  136. #define CONFIG_SYS_MEMTEST_END 0x00400000
  137. #define CONFIG_SYS_ALT_MEMTEST
  138. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  139. /*
  140. * Config the L3 Cache as L3 SRAM
  141. */
  142. #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
  143. #ifdef CONFIG_PHYS_64BIT
  144. #define CONFIG_SYS_DCSRBAR 0xf0000000
  145. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  146. #endif
  147. /* EEPROM */
  148. #define CONFIG_SYS_I2C_EEPROM_NXID
  149. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  150. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  151. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  152. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  153. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
  154. /*
  155. * DDR Setup
  156. */
  157. #define CONFIG_VERY_BIG_RAM
  158. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  159. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  160. /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
  161. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  162. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  163. #define CONFIG_DDR_SPD
  164. #define CONFIG_SYS_DDR_RAW_TIMING
  165. #define CONFIG_FSL_DDR3
  166. #define CONFIG_FSL_DDR_INTERACTIVE
  167. #define CONFIG_SYS_SPD_BUS_NUM 0
  168. #define SPD_EEPROM_ADDRESS1 0x51
  169. #define SPD_EEPROM_ADDRESS2 0x53
  170. #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
  171. #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
  172. /*
  173. * IFC Definitions
  174. */
  175. #define CONFIG_SYS_FLASH_BASE 0xe0000000
  176. #ifdef CONFIG_PHYS_64BIT
  177. #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
  178. #else
  179. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  180. #endif
  181. #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
  182. #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
  183. + 0x8000000) | \
  184. CSPR_PORT_SIZE_16 | \
  185. CSPR_MSEL_NOR | \
  186. CSPR_V)
  187. #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
  188. #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  189. CSPR_PORT_SIZE_16 | \
  190. CSPR_MSEL_NOR | \
  191. CSPR_V)
  192. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
  193. /* NOR Flash Timing Params */
  194. #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4)
  195. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) | \
  196. FTIM0_NOR_TEADC(0x01) | \
  197. FTIM0_NOR_TEAHC(0x20))
  198. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  199. FTIM1_NOR_TRAD_NOR(0x1A) |\
  200. FTIM1_NOR_TSEQRAD_NOR(0x13))
  201. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x01) | \
  202. FTIM2_NOR_TCH(0x0E) | \
  203. FTIM2_NOR_TWPH(0x0E) | \
  204. FTIM2_NOR_TWP(0x1c))
  205. #define CONFIG_SYS_NOR_FTIM3 0x0
  206. #define CONFIG_SYS_FLASH_QUIET_TEST
  207. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  208. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  209. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  210. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  211. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  212. #define CONFIG_SYS_FLASH_EMPTY_INFO
  213. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
  214. + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  215. #define CONFIG_FSL_QIXIS /* use common QIXIS code */
  216. #define CONFIG_FSL_QIXIS_V2
  217. #define QIXIS_BASE 0xffdf0000
  218. #ifdef CONFIG_PHYS_64BIT
  219. #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
  220. #else
  221. #define QIXIS_BASE_PHYS QIXIS_BASE
  222. #endif
  223. #define QIXIS_LBMAP_SWITCH 0x01
  224. #define QIXIS_LBMAP_MASK 0x0f
  225. #define QIXIS_LBMAP_SHIFT 0
  226. #define QIXIS_LBMAP_DFLTBANK 0x00
  227. #define QIXIS_LBMAP_ALTBANK 0x02
  228. #define QIXIS_RST_CTL_RESET 0x31
  229. #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
  230. #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
  231. #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
  232. #define CONFIG_SYS_CSPR3_EXT (0xf)
  233. #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
  234. | CSPR_PORT_SIZE_8 \
  235. | CSPR_MSEL_GPCM \
  236. | CSPR_V)
  237. #define CONFIG_SYS_AMASK3 IFC_AMASK(4 * 1024)
  238. #define CONFIG_SYS_CSOR3 0x0
  239. /* QIXIS Timing parameters for IFC CS3 */
  240. #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  241. FTIM0_GPCM_TEADC(0x0e) | \
  242. FTIM0_GPCM_TEAHC(0x0e))
  243. #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
  244. FTIM1_GPCM_TRAD(0x1f))
  245. #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
  246. FTIM2_GPCM_TCH(0x0) | \
  247. FTIM2_GPCM_TWP(0x1f))
  248. #define CONFIG_SYS_CS3_FTIM3 0x0
  249. /* NAND Flash on IFC */
  250. #define CONFIG_NAND_FSL_IFC
  251. #define CONFIG_SYS_NAND_BASE 0xff800000
  252. #ifdef CONFIG_PHYS_64BIT
  253. #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
  254. #else
  255. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  256. #endif
  257. #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
  258. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  259. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
  260. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  261. | CSPR_V)
  262. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
  263. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  264. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  265. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  266. | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
  267. | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
  268. | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
  269. | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
  270. #define CONFIG_SYS_NAND_ONFI_DETECTION
  271. /* ONFI NAND Flash mode0 Timing Params */
  272. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
  273. FTIM0_NAND_TWP(0x18) | \
  274. FTIM0_NAND_TWCHT(0x07) | \
  275. FTIM0_NAND_TWH(0x0a))
  276. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  277. FTIM1_NAND_TWBE(0x39) | \
  278. FTIM1_NAND_TRR(0x0e) | \
  279. FTIM1_NAND_TRP(0x18))
  280. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
  281. FTIM2_NAND_TREH(0x0a) | \
  282. FTIM2_NAND_TWHRE(0x1e))
  283. #define CONFIG_SYS_NAND_FTIM3 0x0
  284. #define CONFIG_SYS_NAND_DDR_LAW 11
  285. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  286. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  287. #define CONFIG_MTD_NAND_VERIFY_WRITE
  288. #define CONFIG_CMD_NAND
  289. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  290. #if defined(CONFIG_NAND)
  291. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  292. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  293. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  294. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  295. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  296. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  297. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  298. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  299. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
  300. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
  301. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
  302. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
  303. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
  304. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
  305. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
  306. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
  307. #else
  308. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
  309. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
  310. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  311. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  312. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  313. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  314. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  315. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  316. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
  317. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
  318. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
  319. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
  320. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
  321. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
  322. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
  323. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
  324. #endif
  325. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
  326. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
  327. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  328. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  329. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  330. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  331. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  332. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  333. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  334. #if defined(CONFIG_RAMBOOT_PBL)
  335. #define CONFIG_SYS_RAMBOOT
  336. #endif
  337. #define CONFIG_BOARD_EARLY_INIT_R
  338. #define CONFIG_MISC_INIT_R
  339. #define CONFIG_HWCONFIG
  340. /* define to use L1 as initial stack */
  341. #define CONFIG_L1_INIT_RAM
  342. #define CONFIG_SYS_INIT_RAM_LOCK
  343. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  344. #ifdef CONFIG_PHYS_64BIT
  345. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  346. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000
  347. /* The assembler doesn't like typecast */
  348. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  349. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  350. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  351. #else
  352. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe0ec000 /* Initial L1 address */
  353. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  354. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  355. #endif
  356. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  357. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  358. GENERATED_GBL_DATA_SIZE)
  359. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  360. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  361. #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
  362. /* Serial Port - controlled on board with jumper J8
  363. * open - index 2
  364. * shorted - index 1
  365. */
  366. #define CONFIG_CONS_INDEX 1
  367. #define CONFIG_SYS_NS16550
  368. #define CONFIG_SYS_NS16550_SERIAL
  369. #define CONFIG_SYS_NS16550_REG_SIZE 1
  370. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  371. #define CONFIG_SYS_BAUDRATE_TABLE \
  372. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  373. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  374. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  375. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  376. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  377. #define CONFIG_SERIAL_MULTI /* Enable both serial ports */
  378. #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */
  379. /* Use the HUSH parser */
  380. #define CONFIG_SYS_HUSH_PARSER
  381. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  382. /* pass open firmware flat tree */
  383. #define CONFIG_OF_LIBFDT
  384. #define CONFIG_OF_BOARD_SETUP
  385. #define CONFIG_OF_STDOUT_VIA_ALIAS
  386. /* new uImage format support */
  387. #define CONFIG_FIT
  388. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  389. /* I2C */
  390. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  391. #define CONFIG_HARD_I2C /* I2C with hardware support */
  392. #define CONFIG_I2C_MULTI_BUS
  393. #define CONFIG_I2C_CMD_TREE
  394. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed in Hz */
  395. #define CONFIG_SYS_I2C_SLAVE 0x7F
  396. #define CONFIG_SYS_I2C_OFFSET 0x118000
  397. #define CONFIG_SYS_I2C2_OFFSET 0x119000
  398. /*
  399. * RTC configuration
  400. */
  401. #define RTC
  402. #define CONFIG_RTC_DS3231 1
  403. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  404. /*
  405. * RapidIO
  406. */
  407. #ifdef CONFIG_SYS_SRIO
  408. #ifdef CONFIG_SRIO1
  409. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
  410. #ifdef CONFIG_PHYS_64BIT
  411. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
  412. #else
  413. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
  414. #endif
  415. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
  416. #endif
  417. #ifdef CONFIG_SRIO2
  418. #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
  419. #ifdef CONFIG_PHYS_64BIT
  420. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
  421. #else
  422. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
  423. #endif
  424. #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
  425. #endif
  426. #endif
  427. /*
  428. * for slave u-boot IMAGE instored in master memory space,
  429. * PHYS must be aligned based on the SIZE
  430. */
  431. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull
  432. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull
  433. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */
  434. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull
  435. /*
  436. * for slave UCODE and ENV instored in master memory space,
  437. * PHYS must be aligned based on the SIZE
  438. */
  439. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull
  440. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
  441. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
  442. /* slave core release by master*/
  443. #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
  444. #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
  445. /*
  446. * SRIO_PCIE_BOOT - SLAVE
  447. */
  448. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  449. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
  450. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
  451. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
  452. #endif
  453. /*
  454. * eSPI - Enhanced SPI
  455. */
  456. #define CONFIG_FSL_ESPI
  457. #define CONFIG_SPI_FLASH
  458. #define CONFIG_SPI_FLASH_SST
  459. #define CONFIG_CMD_SF
  460. #define CONFIG_SF_DEFAULT_SPEED 10000000
  461. #define CONFIG_SF_DEFAULT_MODE 0
  462. /*
  463. * MAPLE
  464. */
  465. #ifdef CONFIG_PHYS_64BIT
  466. #define CONFIG_SYS_MAPLE_MEM_PHYS 0xFA0000000ull
  467. #else
  468. #define CONFIG_SYS_MAPLE_MEM_PHYS 0xA0000000
  469. #endif
  470. /*
  471. * General PCI
  472. * Memory space is mapped 1-1, but I/O space must start from 0.
  473. */
  474. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  475. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  476. #ifdef CONFIG_PHYS_64BIT
  477. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  478. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  479. #else
  480. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  481. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  482. #endif
  483. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  484. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  485. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  486. #ifdef CONFIG_PHYS_64BIT
  487. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  488. #else
  489. #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
  490. #endif
  491. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  492. /* Qman/Bman */
  493. #ifndef CONFIG_NOBQFMAN
  494. #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
  495. #define CONFIG_SYS_BMAN_NUM_PORTALS 25
  496. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  497. #ifdef CONFIG_PHYS_64BIT
  498. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  499. #else
  500. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  501. #endif
  502. #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
  503. #define CONFIG_SYS_QMAN_NUM_PORTALS 25
  504. #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
  505. #ifdef CONFIG_PHYS_64BIT
  506. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
  507. #else
  508. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  509. #endif
  510. #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
  511. #define CONFIG_SYS_DPAA_FMAN
  512. /* Default address of microcode for the Linux Fman driver */
  513. #if defined(CONFIG_SPIFLASH)
  514. /*
  515. * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
  516. * env, so we got 0x110000.
  517. */
  518. #define CONFIG_SYS_QE_FW_IN_SPIFLASH
  519. #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000
  520. #elif defined(CONFIG_SDCARD)
  521. /*
  522. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  523. * about 545KB (1089 blocks), Env is stored after the image, and the env size is
  524. * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
  525. */
  526. #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
  527. #define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130)
  528. #elif defined(CONFIG_NAND)
  529. #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
  530. #define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE)
  531. #else
  532. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  533. #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEFF40000
  534. #endif
  535. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  536. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  537. #endif /* CONFIG_NOBQFMAN */
  538. #ifdef CONFIG_SYS_DPAA_FMAN
  539. #define CONFIG_FMAN_ENET
  540. #define CONFIG_PHYLIB_10G
  541. #define CONFIG_PHY_VITESSE
  542. #define CONFIG_PHY_TERANETICS
  543. #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
  544. #define SGMII_CARD_PORT2_PHY_ADDR 0x10
  545. #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
  546. #define SGMII_CARD_PORT4_PHY_ADDR 0x11
  547. #endif
  548. #ifdef CONFIG_PCI
  549. #define CONFIG_NET_MULTI
  550. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  551. #define CONFIG_E1000
  552. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  553. #define CONFIG_DOS_PARTITION
  554. #endif /* CONFIG_PCI */
  555. #ifdef CONFIG_FMAN_ENET
  556. #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x10
  557. #define CONFIG_SYS_FM1_DTSEC6_PHY_ADDR 0x11
  558. /*B4860 QDS AMC2PEX-2S default PHY_ADDR */
  559. #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0x7 /*SLOT 1*/
  560. #define CONFIG_SYS_FM1_10GEC2_PHY_ADDR 0x6 /*SLOT 2*/
  561. #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
  562. #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
  563. #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
  564. #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
  565. #define CONFIG_MII /* MII PHY management */
  566. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  567. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  568. #endif
  569. /*
  570. * Environment
  571. */
  572. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  573. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  574. /*
  575. * Command line configuration.
  576. */
  577. #include <config_cmd_default.h>
  578. #define CONFIG_CMD_DATE
  579. #define CONFIG_CMD_DHCP
  580. #define CONFIG_CMD_EEPROM
  581. #define CONFIG_CMD_ELF
  582. #define CONFIG_CMD_ERRATA
  583. #define CONFIG_CMD_GREPENV
  584. #define CONFIG_CMD_IRQ
  585. #define CONFIG_CMD_I2C
  586. #define CONFIG_CMD_MII
  587. #define CONFIG_CMD_PING
  588. #define CONFIG_CMD_REGINFO
  589. #define CONFIG_CMD_SETEXPR
  590. #ifdef CONFIG_PCI
  591. #define CONFIG_CMD_PCI
  592. #define CONFIG_CMD_NET
  593. #endif
  594. /*
  595. * USB
  596. */
  597. #define CONFIG_HAS_FSL_DR_USB
  598. #ifdef CONFIG_HAS_FSL_DR_USB
  599. #define CONFIG_USB_EHCI
  600. #ifdef CONFIG_USB_EHCI
  601. #define CONFIG_CMD_USB
  602. #define CONFIG_USB_STORAGE
  603. #define CONFIG_USB_EHCI_FSL
  604. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  605. #define CONFIG_CMD_EXT2
  606. #endif
  607. #endif
  608. /*
  609. * Miscellaneous configurable options
  610. */
  611. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  612. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  613. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  614. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  615. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  616. #ifdef CONFIG_CMD_KGDB
  617. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  618. #else
  619. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  620. #endif
  621. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  622. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  623. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
  624. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks*/
  625. /*
  626. * For booting Linux, the board info and command line data
  627. * have to be in the first 64 MB of memory, since this is
  628. * the maximum mapped by the Linux kernel during initialization.
  629. */
  630. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
  631. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  632. #ifdef CONFIG_CMD_KGDB
  633. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  634. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  635. #endif
  636. /*
  637. * Environment Configuration
  638. */
  639. #define CONFIG_ROOTPATH "/opt/nfsroot"
  640. #define CONFIG_BOOTFILE "uImage"
  641. #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
  642. /* default location for tftp and bootm */
  643. #define CONFIG_LOADADDR 1000000
  644. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  645. #define CONFIG_BAUDRATE 115200
  646. #define __USB_PHY_TYPE ulpi
  647. #define CONFIG_EXTRA_ENV_SETTINGS \
  648. "hwconfig=fsl_ddr:ctlr_intlv=null," \
  649. "bank_intlv=cs0_cs1;" \
  650. "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
  651. "netdev=eth0\0" \
  652. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  653. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  654. "tftpflash=tftpboot $loadaddr $uboot && " \
  655. "protect off $ubootaddr +$filesize && " \
  656. "erase $ubootaddr +$filesize && " \
  657. "cp.b $loadaddr $ubootaddr $filesize && " \
  658. "protect on $ubootaddr +$filesize && " \
  659. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  660. "consoledev=ttyS0\0" \
  661. "ramdiskaddr=2000000\0" \
  662. "ramdiskfile=b4860qds/ramdisk.uboot\0" \
  663. "fdtaddr=c00000\0" \
  664. "fdtfile=b4860qds/b4860qds.dtb\0" \
  665. "bdev=sda3\0" \
  666. "c=ffe\0"
  667. /* For emulation this causes u-boot to jump to the start of the proof point
  668. app code automatically */
  669. #define CONFIG_PROOF_POINTS \
  670. "setenv bootargs root=/dev/$bdev rw " \
  671. "console=$consoledev,$baudrate $othbootargs;" \
  672. "cpu 1 release 0x29000000 - - -;" \
  673. "cpu 2 release 0x29000000 - - -;" \
  674. "cpu 3 release 0x29000000 - - -;" \
  675. "cpu 4 release 0x29000000 - - -;" \
  676. "cpu 5 release 0x29000000 - - -;" \
  677. "cpu 6 release 0x29000000 - - -;" \
  678. "cpu 7 release 0x29000000 - - -;" \
  679. "go 0x29000000"
  680. #define CONFIG_HVBOOT \
  681. "setenv bootargs config-addr=0x60000000; " \
  682. "bootm 0x01000000 - 0x00f00000"
  683. #define CONFIG_ALU \
  684. "setenv bootargs root=/dev/$bdev rw " \
  685. "console=$consoledev,$baudrate $othbootargs;" \
  686. "cpu 1 release 0x01000000 - - -;" \
  687. "cpu 2 release 0x01000000 - - -;" \
  688. "cpu 3 release 0x01000000 - - -;" \
  689. "cpu 4 release 0x01000000 - - -;" \
  690. "cpu 5 release 0x01000000 - - -;" \
  691. "cpu 6 release 0x01000000 - - -;" \
  692. "cpu 7 release 0x01000000 - - -;" \
  693. "go 0x01000000"
  694. #define CONFIG_LINUX \
  695. "setenv bootargs root=/dev/ram rw " \
  696. "console=$consoledev,$baudrate $othbootargs;" \
  697. "setenv ramdiskaddr 0x02000000;" \
  698. "setenv fdtaddr 0x00c00000;" \
  699. "setenv loadaddr 0x1000000;" \
  700. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  701. #define CONFIG_HDBOOT \
  702. "setenv bootargs root=/dev/$bdev rw " \
  703. "console=$consoledev,$baudrate $othbootargs;" \
  704. "tftp $loadaddr $bootfile;" \
  705. "tftp $fdtaddr $fdtfile;" \
  706. "bootm $loadaddr - $fdtaddr"
  707. #define CONFIG_NFSBOOTCOMMAND \
  708. "setenv bootargs root=/dev/nfs rw " \
  709. "nfsroot=$serverip:$rootpath " \
  710. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  711. "console=$consoledev,$baudrate $othbootargs;" \
  712. "tftp $loadaddr $bootfile;" \
  713. "tftp $fdtaddr $fdtfile;" \
  714. "bootm $loadaddr - $fdtaddr"
  715. #define CONFIG_RAMBOOTCOMMAND \
  716. "setenv bootargs root=/dev/ram rw " \
  717. "console=$consoledev,$baudrate $othbootargs;" \
  718. "tftp $ramdiskaddr $ramdiskfile;" \
  719. "tftp $loadaddr $bootfile;" \
  720. "tftp $fdtaddr $fdtfile;" \
  721. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  722. #define CONFIG_BOOTCOMMAND CONFIG_LINUX
  723. #ifdef CONFIG_SECURE_BOOT
  724. #include <asm/fsl_secure_boot.h>
  725. #endif
  726. #endif /* __CONFIG_H */