iocon.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. /*
  2. * (C) Copyright 2010
  3. * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <command.h>
  25. #include <asm/processor.h>
  26. #include <asm/io.h>
  27. #include <asm/ppc4xx-gpio.h>
  28. #include "405ep.h"
  29. #include <gdsys_fpga.h>
  30. #include "../common/osd.h"
  31. #define LATCH0_BASE (CONFIG_SYS_LATCH_BASE)
  32. #define LATCH1_BASE (CONFIG_SYS_LATCH_BASE + 0x100)
  33. #define LATCH2_BASE (CONFIG_SYS_LATCH_BASE + 0x200)
  34. enum {
  35. UNITTYPE_MAIN_SERVER = 0,
  36. UNITTYPE_MAIN_USER = 1,
  37. UNITTYPE_VIDEO_SERVER = 2,
  38. UNITTYPE_VIDEO_USER = 3,
  39. };
  40. enum {
  41. HWVER_100 = 0,
  42. HWVER_104 = 1,
  43. HWVER_110 = 2,
  44. };
  45. enum {
  46. COMPRESSION_NONE = 0,
  47. COMPRESSION_TYPE1_DELTA,
  48. };
  49. enum {
  50. AUDIO_NONE = 0,
  51. AUDIO_TX = 1,
  52. AUDIO_RX = 2,
  53. AUDIO_RXTX = 3,
  54. };
  55. enum {
  56. SYSCLK_147456 = 0,
  57. };
  58. enum {
  59. RAM_DDR2_32 = 0,
  60. };
  61. /*
  62. * Check Board Identity:
  63. */
  64. int checkboard(void)
  65. {
  66. char buf[64];
  67. int i = getenv_f("serial#", buf, sizeof(buf));
  68. ihs_fpga_t *fpga = (ihs_fpga_t *) CONFIG_SYS_FPGA_BASE(0);
  69. u16 versions = in_le16(&fpga->versions);
  70. u16 fpga_version = in_le16(&fpga->fpga_version);
  71. u16 fpga_features = in_le16(&fpga->fpga_features);
  72. unsigned unit_type;
  73. unsigned hardware_version;
  74. unsigned feature_compression;
  75. unsigned feature_osd;
  76. unsigned feature_audio;
  77. unsigned feature_sysclock;
  78. unsigned feature_ramconfig;
  79. unsigned feature_carriers;
  80. unsigned feature_video_channels;
  81. unit_type = (versions & 0xf000) >> 12;
  82. hardware_version = versions & 0x000f;
  83. feature_compression = (fpga_features & 0xe000) >> 13;
  84. feature_osd = fpga_features & (1<<11);
  85. feature_audio = (fpga_features & 0x0600) >> 9;
  86. feature_sysclock = (fpga_features & 0x0180) >> 7;
  87. feature_ramconfig = (fpga_features & 0x0060) >> 5;
  88. feature_carriers = (fpga_features & 0x000c) >> 2;
  89. feature_video_channels = fpga_features & 0x0003;
  90. printf("Board: ");
  91. printf("IoCon");
  92. if (i > 0) {
  93. puts(", serial# ");
  94. puts(buf);
  95. }
  96. puts("\n ");
  97. switch (unit_type) {
  98. case UNITTYPE_MAIN_USER:
  99. printf("Mainchannel");
  100. break;
  101. case UNITTYPE_VIDEO_USER:
  102. printf("Videochannel");
  103. break;
  104. default:
  105. printf("UnitType %d(not supported)", unit_type);
  106. break;
  107. }
  108. switch (hardware_version) {
  109. case HWVER_100:
  110. printf(" HW-Ver 1.00\n");
  111. break;
  112. case HWVER_104:
  113. printf(" HW-Ver 1.04\n");
  114. break;
  115. case HWVER_110:
  116. printf(" HW-Ver 1.10\n");
  117. break;
  118. default:
  119. printf(" HW-Ver %d(not supported)\n",
  120. hardware_version);
  121. break;
  122. }
  123. printf(" FPGA V %d.%02d, features:",
  124. fpga_version / 100, fpga_version % 100);
  125. switch (feature_compression) {
  126. case COMPRESSION_NONE:
  127. printf(" no compression");
  128. break;
  129. case COMPRESSION_TYPE1_DELTA:
  130. printf(" type1-deltacompression");
  131. break;
  132. default:
  133. printf(" compression %d(not supported)", feature_compression);
  134. break;
  135. }
  136. printf(", %sosd", feature_osd ? "" : "no ");
  137. switch (feature_audio) {
  138. case AUDIO_NONE:
  139. printf(", no audio");
  140. break;
  141. case AUDIO_TX:
  142. printf(", audio tx");
  143. break;
  144. case AUDIO_RX:
  145. printf(", audio rx");
  146. break;
  147. case AUDIO_RXTX:
  148. printf(", audio rx+tx");
  149. break;
  150. default:
  151. printf(", audio %d(not supported)", feature_audio);
  152. break;
  153. }
  154. puts(",\n ");
  155. switch (feature_sysclock) {
  156. case SYSCLK_147456:
  157. printf("clock 147.456 MHz");
  158. break;
  159. default:
  160. printf("clock %d(not supported)", feature_sysclock);
  161. break;
  162. }
  163. switch (feature_ramconfig) {
  164. case RAM_DDR2_32:
  165. printf(", RAM 32 bit DDR2");
  166. break;
  167. default:
  168. printf(", RAM %d(not supported)", feature_ramconfig);
  169. break;
  170. }
  171. printf(", %d carrier(s)", feature_carriers);
  172. printf(", %d video channel(s)\n", feature_video_channels);
  173. return 0;
  174. }
  175. int last_stage_init(void)
  176. {
  177. return osd_probe(0);
  178. }
  179. /*
  180. * provide access to fpga gpios (for I2C bitbang)
  181. */
  182. void fpga_gpio_set(int pin)
  183. {
  184. out_le16((void *)(CONFIG_SYS_FPGA0_BASE + 0x18), pin);
  185. }
  186. void fpga_gpio_clear(int pin)
  187. {
  188. out_le16((void *)(CONFIG_SYS_FPGA0_BASE + 0x16), pin);
  189. }
  190. int fpga_gpio_get(int pin)
  191. {
  192. return in_le16((void *)(CONFIG_SYS_FPGA0_BASE + 0x14)) & pin;
  193. }
  194. void gd405ep_init(void)
  195. {
  196. }
  197. void gd405ep_set_fpga_reset(unsigned state)
  198. {
  199. if (state) {
  200. out_le16((void *)LATCH0_BASE, CONFIG_SYS_LATCH0_RESET);
  201. out_le16((void *)LATCH1_BASE, CONFIG_SYS_LATCH1_RESET);
  202. } else {
  203. out_le16((void *)LATCH0_BASE, CONFIG_SYS_LATCH0_BOOT);
  204. out_le16((void *)LATCH1_BASE, CONFIG_SYS_LATCH1_BOOT);
  205. }
  206. }
  207. void gd405ep_setup_hw(void)
  208. {
  209. /*
  210. * set "startup-finished"-gpios
  211. */
  212. gpio_write_bit(21, 0);
  213. gpio_write_bit(22, 1);
  214. }
  215. int gd405ep_get_fpga_done(unsigned fpga)
  216. {
  217. return in_le16((void *)LATCH2_BASE) & CONFIG_SYS_FPGA_DONE(fpga);
  218. }