ppc440.h 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461
  1. /*----------------------------------------------------------------------------+
  2. |
  3. | This source code has been made available to you by IBM on an AS-IS
  4. | basis. Anyone receiving this source is licensed under IBM
  5. | copyrights to use it in any way he or she deems fit, including
  6. | copying it, modifying it, compiling it, and redistributing it either
  7. | with or without modifications. No license under IBM patents or
  8. | patent applications is to be implied by the copyright license.
  9. |
  10. | Any user of this software should understand that IBM cannot provide
  11. | technical support for this software and will not be responsible for
  12. | any consequences resulting from the use of this software.
  13. |
  14. | Any person who transfers this source code or any derivative work
  15. | must include the IBM copyright notice, this paragraph, and the
  16. | preceding two paragraphs in the transferred software.
  17. |
  18. | COPYRIGHT I B M CORPORATION 1999
  19. | LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. +----------------------------------------------------------------------------*/
  21. #ifndef __PPC440_H__
  22. #define __PPC440_H__
  23. /*--------------------------------------------------------------------- */
  24. /* Special Purpose Registers */
  25. /*--------------------------------------------------------------------- */
  26. #define dec 0x016 /* decrementer */
  27. #define srr0 0x01a /* save/restore register 0 */
  28. #define srr1 0x01b /* save/restore register 1 */
  29. #define pid 0x030 /* process id */
  30. #define decar 0x036 /* decrementer auto-reload */
  31. #define csrr0 0x03a /* critical save/restore register 0 */
  32. #define csrr1 0x03b /* critical save/restore register 1 */
  33. #define dear 0x03d /* data exception address register */
  34. #define esr 0x03e /* exception syndrome register */
  35. #define ivpr 0x03f /* interrupt prefix register */
  36. #define usprg0 0x100 /* user special purpose register general 0 */
  37. #define usprg1 0x110 /* user special purpose register general 1 */
  38. #define sprg1 0x111 /* special purpose register general 1 */
  39. #define sprg2 0x112 /* special purpose register general 2 */
  40. #define sprg3 0x113 /* special purpose register general 3 */
  41. #define sprg4 0x114 /* special purpose register general 4 */
  42. #define sprg5 0x115 /* special purpose register general 5 */
  43. #define sprg6 0x116 /* special purpose register general 6 */
  44. #define sprg7 0x117 /* special purpose register general 7 */
  45. #define tbl 0x11c /* time base lower (supervisor)*/
  46. #define tbu 0x11d /* time base upper (supervisor)*/
  47. #define pir 0x11e /* processor id register */
  48. /*#define pvr 0x11f processor version register */
  49. #define dbsr 0x130 /* debug status register */
  50. #define dbcr0 0x134 /* debug control register 0 */
  51. #define dbcr1 0x135 /* debug control register 1 */
  52. #define dbcr2 0x136 /* debug control register 2 */
  53. #define iac1 0x138 /* instruction address compare 1 */
  54. #define iac2 0x139 /* instruction address compare 2 */
  55. #define iac3 0x13a /* instruction address compare 3 */
  56. #define iac4 0x13b /* instruction address compare 4 */
  57. #define dac1 0x13c /* data address compare 1 */
  58. #define dac2 0x13d /* data address compare 2 */
  59. #define dvc1 0x13e /* data value compare 1 */
  60. #define dvc2 0x13f /* data value compare 2 */
  61. #define tsr 0x150 /* timer status register */
  62. #define tcr 0x154 /* timer control register */
  63. #define ivor0 0x190 /* interrupt vector offset register 0 */
  64. #define ivor1 0x191 /* interrupt vector offset register 1 */
  65. #define ivor2 0x192 /* interrupt vector offset register 2 */
  66. #define ivor3 0x193 /* interrupt vector offset register 3 */
  67. #define ivor4 0x194 /* interrupt vector offset register 4 */
  68. #define ivor5 0x195 /* interrupt vector offset register 5 */
  69. #define ivor6 0x196 /* interrupt vector offset register 6 */
  70. #define ivor7 0x197 /* interrupt vector offset register 7 */
  71. #define ivor8 0x198 /* interrupt vector offset register 8 */
  72. #define ivor9 0x199 /* interrupt vector offset register 9 */
  73. #define ivor10 0x19a /* interrupt vector offset register 10 */
  74. #define ivor11 0x19b /* interrupt vector offset register 11 */
  75. #define ivor12 0x19c /* interrupt vector offset register 12 */
  76. #define ivor13 0x19d /* interrupt vector offset register 13 */
  77. #define ivor14 0x19e /* interrupt vector offset register 14 */
  78. #define ivor15 0x19f /* interrupt vector offset register 15 */
  79. #if defined(CONFIG_440GX) || defined(CONFIG_440EP) || defined(CONFIG_440GR) || defined(CONFIG_440SP)
  80. #define mcsrr0 0x23a /* machine check save/restore register 0 */
  81. #define mcsrr1 0x23b /* mahcine check save/restore register 1 */
  82. #define mcsr 0x23c /* machine check status register */
  83. #endif
  84. #define inv0 0x370 /* instruction cache normal victim 0 */
  85. #define inv1 0x371 /* instruction cache normal victim 1 */
  86. #define inv2 0x372 /* instruction cache normal victim 2 */
  87. #define inv3 0x373 /* instruction cache normal victim 3 */
  88. #define itv0 0x374 /* instruction cache transient victim 0 */
  89. #define itv1 0x375 /* instruction cache transient victim 1 */
  90. #define itv2 0x376 /* instruction cache transient victim 2 */
  91. #define itv3 0x377 /* instruction cache transient victim 3 */
  92. #define dnv0 0x390 /* data cache normal victim 0 */
  93. #define dnv1 0x391 /* data cache normal victim 1 */
  94. #define dnv2 0x392 /* data cache normal victim 2 */
  95. #define dnv3 0x393 /* data cache normal victim 3 */
  96. #define dtv0 0x394 /* data cache transient victim 0 */
  97. #define dtv1 0x395 /* data cache transient victim 1 */
  98. #define dtv2 0x396 /* data cache transient victim 2 */
  99. #define dtv3 0x397 /* data cache transient victim 3 */
  100. #define dvlim 0x398 /* data cache victim limit */
  101. #define ivlim 0x399 /* instruction cache victim limit */
  102. #define rstcfg 0x39b /* reset configuration */
  103. #define dcdbtrl 0x39c /* data cache debug tag register low */
  104. #define dcdbtrh 0x39d /* data cache debug tag register high */
  105. #define icdbtrl 0x39e /* instruction cache debug tag register low */
  106. #define icdbtrh 0x39f /* instruction cache debug tag register high */
  107. #define mmucr 0x3b2 /* mmu control register */
  108. #define ccr0 0x3b3 /* core configuration register 0 */
  109. #define ccr1 0x378 /* core configuration for 440x5 only */
  110. #define icdbdr 0x3d3 /* instruction cache debug data register */
  111. #define dbdr 0x3f3 /* debug data register */
  112. /******************************************************************************
  113. * DCRs & Related
  114. ******************************************************************************/
  115. /*-----------------------------------------------------------------------------
  116. | Clocking Controller
  117. +----------------------------------------------------------------------------*/
  118. #define CLOCKING_DCR_BASE 0x0c
  119. #define clkcfga (CLOCKING_DCR_BASE+0x0)
  120. #define clkcfgd (CLOCKING_DCR_BASE+0x1)
  121. /* values for clkcfga register - indirect addressing of these regs */
  122. #define clk_clkukpd 0x0020
  123. #define clk_pllc 0x0040
  124. #define clk_plld 0x0060
  125. #define clk_primad 0x0080
  126. #define clk_primbd 0x00a0
  127. #define clk_opbd 0x00c0
  128. #define clk_perd 0x00e0
  129. #define clk_mald 0x0100
  130. #define clk_spcid 0x0120
  131. #define clk_icfg 0x0140
  132. /* 440gx sdr register definations */
  133. #define SDR_DCR_BASE 0x0e
  134. #define sdrcfga (SDR_DCR_BASE+0x0)
  135. #define sdrcfgd (SDR_DCR_BASE+0x1)
  136. #define sdr_sdstp0 0x0020 /* */
  137. #define sdr_sdstp1 0x0021 /* */
  138. #define sdr_pinstp 0x0040
  139. #define sdr_sdcs 0x0060
  140. #define sdr_ecid0 0x0080
  141. #define sdr_ecid1 0x0081
  142. #define sdr_ecid2 0x0082
  143. #define sdr_jtag 0x00c0
  144. #define sdr_ddrdl 0x00e0
  145. #define sdr_ebc 0x0100
  146. #define sdr_uart0 0x0120 /* UART0 Config */
  147. #define sdr_uart1 0x0121 /* UART1 Config */
  148. #define sdr_uart2 0x0122 /* UART2 Config */
  149. #define sdr_uart3 0x0123 /* UART3 Config */
  150. #define sdr_cp440 0x0180
  151. #define sdr_xcr 0x01c0
  152. #define sdr_xpllc 0x01c1
  153. #define sdr_xplld 0x01c2
  154. #define sdr_srst 0x0200
  155. #define sdr_slpipe 0x0220
  156. #define sdr_amp0 0x0240 /* Override PLB4 prioritiy for up to 8 masters */
  157. #define sdr_amp1 0x0241 /* Override PLB3 prioritiy for up to 8 masters */
  158. #define sdr_mirq0 0x0260
  159. #define sdr_mirq1 0x0261
  160. #define sdr_maltbl 0x0280
  161. #define sdr_malrbl 0x02a0
  162. #define sdr_maltbs 0x02c0
  163. #define sdr_malrbs 0x02e0
  164. #define sdr_pci0 0x0300
  165. #define sdr_usb0 0x0320
  166. #define sdr_cust0 0x4000
  167. #define sdr_sdstp2 0x4001
  168. #define sdr_cust1 0x4002
  169. #define sdr_sdstp3 0x4003
  170. #define sdr_pfc0 0x4100 /* Pin Function 0 */
  171. #define sdr_pfc1 0x4101 /* Pin Function 1 */
  172. #define sdr_plbtr 0x4200
  173. #define sdr_mfr 0x4300 /* SDR0_MFR reg */
  174. /*-----------------------------------------------------------------------------
  175. | SDRAM Controller
  176. +----------------------------------------------------------------------------*/
  177. #define SDRAM_DCR_BASE 0x10
  178. #define memcfga (SDRAM_DCR_BASE+0x0) /* Memory configuration address reg */
  179. #define memcfgd (SDRAM_DCR_BASE+0x1) /* Memory configuration data reg */
  180. /* values for memcfga register - indirect addressing of these regs */
  181. #define mem_besr0_clr 0x0000 /* bus error status reg 0 (clr) */
  182. #define mem_besr0_set 0x0004 /* bus error status reg 0 (set) */
  183. #define mem_besr1_clr 0x0008 /* bus error status reg 1 (clr) */
  184. #define mem_besr1_set 0x000c /* bus error status reg 1 (set) */
  185. #define mem_bear 0x0010 /* bus error address reg */
  186. #define mem_mirq_clr 0x0011 /* bus master interrupt (clr) */
  187. #define mem_mirq_set 0x0012 /* bus master interrupt (set) */
  188. #define mem_slio 0x0018 /* ddr sdram slave interface options */
  189. #define mem_cfg0 0x0020 /* ddr sdram options 0 */
  190. #define mem_cfg1 0x0021 /* ddr sdram options 1 */
  191. #define mem_devopt 0x0022 /* ddr sdram device options */
  192. #define mem_mcsts 0x0024 /* memory controller status */
  193. #define mem_rtr 0x0030 /* refresh timer register */
  194. #define mem_pmit 0x0034 /* power management idle timer */
  195. #define mem_uabba 0x0038 /* plb UABus base address */
  196. #define mem_b0cr 0x0040 /* ddr sdram bank 0 configuration */
  197. #define mem_b1cr 0x0044 /* ddr sdram bank 1 configuration */
  198. #define mem_b2cr 0x0048 /* ddr sdram bank 2 configuration */
  199. #define mem_b3cr 0x004c /* ddr sdram bank 3 configuration */
  200. #define mem_tr0 0x0080 /* sdram timing register 0 */
  201. #define mem_tr1 0x0081 /* sdram timing register 1 */
  202. #define mem_clktr 0x0082 /* ddr clock timing register */
  203. #define mem_wddctr 0x0083 /* write data/dm/dqs clock timing reg */
  204. #define mem_dlycal 0x0084 /* delay line calibration register */
  205. #define mem_eccesr 0x0098 /* ECC error status */
  206. /*-----------------------------------------------------------------------------
  207. | External Bus Controller
  208. +----------------------------------------------------------------------------*/
  209. #define EBC_DCR_BASE 0x12
  210. #define ebccfga (EBC_DCR_BASE+0x0) /* External bus controller addr reg */
  211. #define ebccfgd (EBC_DCR_BASE+0x1) /* External bus controller data reg */
  212. /* values for ebccfga register - indirect addressing of these regs */
  213. #define pb0cr 0x00 /* periph bank 0 config reg */
  214. #define pb1cr 0x01 /* periph bank 1 config reg */
  215. #define pb2cr 0x02 /* periph bank 2 config reg */
  216. #define pb3cr 0x03 /* periph bank 3 config reg */
  217. #define pb4cr 0x04 /* periph bank 4 config reg */
  218. #define pb5cr 0x05 /* periph bank 5 config reg */
  219. #define pb6cr 0x06 /* periph bank 6 config reg */
  220. #define pb7cr 0x07 /* periph bank 7 config reg */
  221. #define pb0ap 0x10 /* periph bank 0 access parameters */
  222. #define pb1ap 0x11 /* periph bank 1 access parameters */
  223. #define pb2ap 0x12 /* periph bank 2 access parameters */
  224. #define pb3ap 0x13 /* periph bank 3 access parameters */
  225. #define pb4ap 0x14 /* periph bank 4 access parameters */
  226. #define pb5ap 0x15 /* periph bank 5 access parameters */
  227. #define pb6ap 0x16 /* periph bank 6 access parameters */
  228. #define pb7ap 0x17 /* periph bank 7 access parameters */
  229. #define pbear 0x20 /* periph bus error addr reg */
  230. #define pbesr 0x21 /* periph bus error status reg */
  231. #define xbcfg 0x23 /* external bus configuration reg */
  232. #define xbcid 0x24 /* external bus core id reg */
  233. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  234. /* PLB4 to PLB3 Bridge OUT */
  235. #define P4P3_DCR_BASE 0x020
  236. #define p4p3_esr0_read (P4P3_DCR_BASE+0x0)
  237. #define p4p3_esr0_write (P4P3_DCR_BASE+0x1)
  238. #define p4p3_eadr (P4P3_DCR_BASE+0x2)
  239. #define p4p3_euadr (P4P3_DCR_BASE+0x3)
  240. #define p4p3_esr1_read (P4P3_DCR_BASE+0x4)
  241. #define p4p3_esr1_write (P4P3_DCR_BASE+0x5)
  242. #define p4p3_confg (P4P3_DCR_BASE+0x6)
  243. #define p4p3_pic (P4P3_DCR_BASE+0x7)
  244. #define p4p3_peir (P4P3_DCR_BASE+0x8)
  245. #define p4p3_rev (P4P3_DCR_BASE+0xA)
  246. /* PLB3 to PLB4 Bridge IN */
  247. #define P3P4_DCR_BASE 0x030
  248. #define p3p4_esr0_read (P3P4_DCR_BASE+0x0)
  249. #define p3p4_esr0_write (P3P4_DCR_BASE+0x1)
  250. #define p3p4_eadr (P3P4_DCR_BASE+0x2)
  251. #define p3p4_euadr (P3P4_DCR_BASE+0x3)
  252. #define p3p4_esr1_read (P3P4_DCR_BASE+0x4)
  253. #define p3p4_esr1_write (P3P4_DCR_BASE+0x5)
  254. #define p3p4_confg (P3P4_DCR_BASE+0x6)
  255. #define p3p4_pic (P3P4_DCR_BASE+0x7)
  256. #define p3p4_peir (P3P4_DCR_BASE+0x8)
  257. #define p3p4_rev (P3P4_DCR_BASE+0xA)
  258. /* PLB3 Arbiter */
  259. #define PLB3_DCR_BASE 0x070
  260. #define plb3_revid (PLB3_DCR_BASE+0x2)
  261. #define plb3_besr (PLB3_DCR_BASE+0x3)
  262. #define plb3_bear (PLB3_DCR_BASE+0x6)
  263. #define plb3_acr (PLB3_DCR_BASE+0x7)
  264. /* PLB4 Arbiter - PowerPC440EP Pass1 */
  265. #define PLB4_DCR_BASE 0x080
  266. #define plb4_revid (PLB4_DCR_BASE+0x2)
  267. #define plb4_acr (PLB4_DCR_BASE+0x3)
  268. #define plb4_besr (PLB4_DCR_BASE+0x4)
  269. #define plb4_bearl (PLB4_DCR_BASE+0x6)
  270. #define plb4_bearh (PLB4_DCR_BASE+0x7)
  271. /* Nebula PLB4 Arbiter - PowerPC440EP */
  272. #define PLB_ARBITER_BASE 0x80
  273. #define plb0_revid (PLB_ARBITER_BASE+ 0x00)
  274. #define plb0_acr (PLB_ARBITER_BASE+ 0x01)
  275. #define plb0_acr_ppm_mask 0xF0000000
  276. #define plb0_acr_ppm_fixed 0x00000000
  277. #define plb0_acr_ppm_fair 0xD0000000
  278. #define plb0_acr_hbu_mask 0x08000000
  279. #define plb0_acr_hbu_disabled 0x00000000
  280. #define plb0_acr_hbu_enabled 0x08000000
  281. #define plb0_acr_rdp_mask 0x06000000
  282. #define plb0_acr_rdp_disabled 0x00000000
  283. #define plb0_acr_rdp_2deep 0x02000000
  284. #define plb0_acr_rdp_3deep 0x04000000
  285. #define plb0_acr_rdp_4deep 0x06000000
  286. #define plb0_acr_wrp_mask 0x01000000
  287. #define plb0_acr_wrp_disabled 0x00000000
  288. #define plb0_acr_wrp_2deep 0x01000000
  289. #define plb0_besrl (PLB_ARBITER_BASE+ 0x02)
  290. #define plb0_besrh (PLB_ARBITER_BASE+ 0x03)
  291. #define plb0_bearl (PLB_ARBITER_BASE+ 0x04)
  292. #define plb0_bearh (PLB_ARBITER_BASE+ 0x05)
  293. #define plb0_ccr (PLB_ARBITER_BASE+ 0x08)
  294. #define plb1_acr (PLB_ARBITER_BASE+ 0x09)
  295. #define plb1_acr_ppm_mask 0xF0000000
  296. #define plb1_acr_ppm_fixed 0x00000000
  297. #define plb1_acr_ppm_fair 0xD0000000
  298. #define plb1_acr_hbu_mask 0x08000000
  299. #define plb1_acr_hbu_disabled 0x00000000
  300. #define plb1_acr_hbu_enabled 0x08000000
  301. #define plb1_acr_rdp_mask 0x06000000
  302. #define plb1_acr_rdp_disabled 0x00000000
  303. #define plb1_acr_rdp_2deep 0x02000000
  304. #define plb1_acr_rdp_3deep 0x04000000
  305. #define plb1_acr_rdp_4deep 0x06000000
  306. #define plb1_acr_wrp_mask 0x01000000
  307. #define plb1_acr_wrp_disabled 0x00000000
  308. #define plb1_acr_wrp_2deep 0x01000000
  309. #define plb1_besrl (PLB_ARBITER_BASE+ 0x0A)
  310. #define plb1_besrh (PLB_ARBITER_BASE+ 0x0B)
  311. #define plb1_bearl (PLB_ARBITER_BASE+ 0x0C)
  312. #define plb1_bearh (PLB_ARBITER_BASE+ 0x0D)
  313. /* Pin Function Control Register 1 */
  314. #define SDR0_PFC1 0x4101
  315. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  316. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  317. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  318. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  319. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  320. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  321. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  322. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  323. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  324. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  325. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  326. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  327. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req Selection */
  328. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  329. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  330. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5) Selection */
  331. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  332. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  333. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27) Selection */
  334. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
  335. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  336. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject Selection */
  337. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject Disable */
  338. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject Enable */
  339. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En. Selection */
  340. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor Enable */
  341. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor Enable */
  342. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation Gated In */
  343. /* USB Control Register */
  344. #define SDR0_USB0 0x0320
  345. #define SDR0_USB0_USB_DEVSEL_MASK 0x00000002 /* USB Device Selection */
  346. #define SDR0_USB0_USB20D_DEVSEL 0x00000000 /* USB2.0 Device Selected */
  347. #define SDR0_USB0_USB11D_DEVSEL 0x00000002 /* USB1.1 Device Selected */
  348. #define SDR0_USB0_LEEN_MASK 0x00000001 /* Little Endian selection */
  349. #define SDR0_USB0_LEEN_DISABLE 0x00000000 /* Little Endian Disable */
  350. #define SDR0_USB0_LEEN_ENABLE 0x00000001 /* Little Endian Enable */
  351. /* CUST0 Customer Configuration Register0 */
  352. #define SDR0_CUST0 0x4000
  353. #define SDR0_CUST0_MUX_E_N_G_MASK 0xC0000000 /* Mux_Emac_NDFC_GPIO */
  354. #define SDR0_CUST0_MUX_EMAC_SEL 0x40000000 /* Emac Selection */
  355. #define SDR0_CUST0_MUX_NDFC_SEL 0x80000000 /* NDFC Selection */
  356. #define SDR0_CUST0_MUX_GPIO_SEL 0xC0000000 /* GPIO Selection */
  357. #define SDR0_CUST0_NDFC_EN_MASK 0x20000000 /* NDFC Enable Mask */
  358. #define SDR0_CUST0_NDFC_ENABLE 0x20000000 /* NDFC Enable */
  359. #define SDR0_CUST0_NDFC_DISABLE 0x00000000 /* NDFC Disable */
  360. #define SDR0_CUST0_NDFC_BW_MASK 0x10000000 /* NDFC Boot Width */
  361. #define SDR0_CUST0_NDFC_BW_16_BIT 0x10000000 /* NDFC Boot Width = 16 Bit */
  362. #define SDR0_CUST0_NDFC_BW_8_BIT 0x00000000 /* NDFC Boot Width = 8 Bit */
  363. #define SDR0_CUST0_NDFC_BP_MASK 0x0F000000 /* NDFC Boot Page */
  364. #define SDR0_CUST0_NDFC_BP_ENCODE(n) ((((unsigned long)(n))&0xF)<<24)
  365. #define SDR0_CUST0_NDFC_BP_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  366. #define SDR0_CUST0_NDFC_BAC_MASK 0x00C00000 /* NDFC Boot Address Cycle */
  367. #define SDR0_CUST0_NDFC_BAC_ENCODE(n) ((((unsigned long)(n))&0x3)<<22)
  368. #define SDR0_CUST0_NDFC_BAC_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
  369. #define SDR0_CUST0_NDFC_ARE_MASK 0x00200000 /* NDFC Auto Read Enable */
  370. #define SDR0_CUST0_NDFC_ARE_ENABLE 0x00200000 /* NDFC Auto Read Enable */
  371. #define SDR0_CUST0_NDFC_ARE_DISABLE 0x00000000 /* NDFC Auto Read Disable */
  372. #define SDR0_CUST0_NRB_MASK 0x00100000 /* NDFC Ready / Busy */
  373. #define SDR0_CUST0_NRB_BUSY 0x00100000 /* Busy */
  374. #define SDR0_CUST0_NRB_READY 0x00000000 /* Ready */
  375. #define SDR0_CUST0_NDRSC_MASK 0x0000FFF0 /* NDFC Device Reset Count Mask */
  376. #define SDR0_CUST0_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFF)<<4)
  377. #define SDR0_CUST0_NDRSC_DECODE(n) ((((unsigned long)(n))>>4)&0xFFF)
  378. #define SDR0_CUST0_CHIPSELGAT_MASK 0x0000000F /* Chip Select Gating Mask */
  379. #define SDR0_CUST0_CHIPSELGAT_DIS 0x00000000 /* Chip Select Gating Disable */
  380. #define SDR0_CUST0_CHIPSELGAT_ENALL 0x0000000F /* All Chip Select Gating Enable */
  381. #define SDR0_CUST0_CHIPSELGAT_EN0 0x00000008 /* Chip Select0 Gating Enable */
  382. #define SDR0_CUST0_CHIPSELGAT_EN1 0x00000004 /* Chip Select1 Gating Enable */
  383. #define SDR0_CUST0_CHIPSELGAT_EN2 0x00000002 /* Chip Select2 Gating Enable */
  384. #define SDR0_CUST0_CHIPSELGAT_EN3 0x00000001 /* Chip Select3 Gating Enable */
  385. /* CUST1 Customer Configuration Register1 */
  386. #define SDR0_CUST1 0x4002
  387. #define SDR0_CUST1_NDRSC_MASK 0xFFFF0000 /* NDRSC Device Read Count */
  388. #define SDR0_CUST1_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFFF)<<16)
  389. #define SDR0_CUST1_NDRSC_DECODE(n) ((((unsigned long)(n))>>16)&0xFFFF)
  390. /* Pin Function Control Register 0 */
  391. #define SDR0_PFC0 0x4100
  392. #define SDR0_PFC0_CPU_TR_EN_MASK 0x00000100 /* CPU Trace Enable Mask */
  393. #define SDR0_PFC0_CPU_TRACE_EN 0x00000100 /* CPU Trace Enable */
  394. #define SDR0_PFC0_CPU_TRACE_DIS 0x00000100 /* CPU Trace Disable */
  395. #define SDR0_PFC0_CTE_ENCODE(n) ((((unsigned long)(n))&0x01)<<8)
  396. #define SDR0_PFC0_CTE_DECODE(n) ((((unsigned long)(n))>>8)&0x01)
  397. /* Pin Function Control Register 1 */
  398. #define SDR0_PFC1 0x4101
  399. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  400. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  401. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  402. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  403. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  404. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  405. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  406. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  407. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  408. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  409. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  410. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  411. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req Selection */
  412. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  413. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  414. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5) Selection */
  415. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  416. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  417. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27) Selection */
  418. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
  419. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  420. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject Selection */
  421. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject Disable */
  422. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject Enable */
  423. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En. Selection */
  424. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor Enable */
  425. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor Enable */
  426. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation Gated In */
  427. /* Miscealleneaous Function Reg. */
  428. #define SDR0_MFR 0x4300
  429. #define SDR0_MFR_ETH0_CLK_SEL 0x08000000 /* Ethernet0 Clock Select */
  430. #define SDR0_MFR_ETH1_CLK_SEL 0x04000000 /* Ethernet1 Clock Select */
  431. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  432. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  433. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  434. #define SDR0_MFR_ZMII_MODE_RMII_10M 0x02000000 /* ZMII Mode RMII - 10 Mbs */
  435. #define SDR0_MFR_ZMII_MODE_RMII_100M 0x03000000 /* ZMII Mode RMII - 100 Mbs */
  436. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  437. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  438. #define SDR0_MFR_ZM_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
  439. #define SDR0_MFR_ZM_DECODE(n) ((((unsigned long)(n))<<24)&0x3)
  440. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  441. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  442. #define SDR0_MFR_PKT_REJ_MASK 0x00300000 /* Pkt Rej. Enable Mask */
  443. #define SDR0_MFR_PKT_REJ_EN 0x00300000 /* Pkt Rej. Enable on both EMAC3 0-1 */
  444. #define SDR0_MFR_PKT_REJ_EN0 0x00200000 /* Pkt Rej. Enable on EMAC3(0) */
  445. #define SDR0_MFR_PKT_REJ_EN1 0x00100000 /* Pkt Rej. Enable on EMAC3(1) */
  446. #define SDR0_MFR_PKT_REJ_POL 0x00080000 /* Packet Reject Polarity */
  447. #else
  448. /*-----------------------------------------------------------------------------
  449. | Internal SRAM
  450. +----------------------------------------------------------------------------*/
  451. #define ISRAM0_DCR_BASE 0x020
  452. #define isram0_sb0cr (ISRAM0_DCR_BASE+0x00) /* SRAM bank config 0*/
  453. #define isram0_sb1cr (ISRAM0_DCR_BASE+0x01) /* SRAM bank config 1*/
  454. #define isram0_sb2cr (ISRAM0_DCR_BASE+0x02) /* SRAM bank config 2*/
  455. #define isram0_sb3cr (ISRAM0_DCR_BASE+0x03) /* SRAM bank config 3*/
  456. #define isram0_bear (ISRAM0_DCR_BASE+0x04) /* SRAM bus error addr reg */
  457. #define isram0_besr0 (ISRAM0_DCR_BASE+0x05) /* SRAM bus error status reg 0 */
  458. #define isram0_besr1 (ISRAM0_DCR_BASE+0x06) /* SRAM bus error status reg 1 */
  459. #define isram0_pmeg (ISRAM0_DCR_BASE+0x07) /* SRAM power management */
  460. #define isram0_cid (ISRAM0_DCR_BASE+0x08) /* SRAM bus core id reg */
  461. #define isram0_revid (ISRAM0_DCR_BASE+0x09) /* SRAM bus revision id reg */
  462. #define isram0_dpc (ISRAM0_DCR_BASE+0x0a) /* SRAM data parity check reg */
  463. /*-----------------------------------------------------------------------------
  464. | L2 Cache
  465. +----------------------------------------------------------------------------*/
  466. #if defined (CONFIG_440GX) || defined(CONFIG_440SP)
  467. #define L2_CACHE_BASE 0x030
  468. #define l2_cache_cfg (L2_CACHE_BASE+0x00) /* L2 Cache Config */
  469. #define l2_cache_cmd (L2_CACHE_BASE+0x01) /* L2 Cache Command */
  470. #define l2_cache_addr (L2_CACHE_BASE+0x02) /* L2 Cache Address */
  471. #define l2_cache_data (L2_CACHE_BASE+0x03) /* L2 Cache Data */
  472. #define l2_cache_stat (L2_CACHE_BASE+0x04) /* L2 Cache Status */
  473. #define l2_cache_cver (L2_CACHE_BASE+0x05) /* L2 Cache Revision ID */
  474. #define l2_cache_snp0 (L2_CACHE_BASE+0x06) /* L2 Cache Snoop reg 0 */
  475. #define l2_cache_snp1 (L2_CACHE_BASE+0x07) /* L2 Cache Snoop reg 1 */
  476. #endif /* CONFIG_440GX */
  477. #endif /* !CONFIG_440EP !CONFIG_440GR*/
  478. /*-----------------------------------------------------------------------------
  479. | On-Chip Buses
  480. +----------------------------------------------------------------------------*/
  481. /* TODO: as needed */
  482. /*-----------------------------------------------------------------------------
  483. | Clocking, Power Management and Chip Control
  484. +----------------------------------------------------------------------------*/
  485. #define CNTRL_DCR_BASE 0x0b0
  486. #if defined(CONFIG_440GX) || defined(CONFIG_440SP)
  487. #define cpc0_er (CNTRL_DCR_BASE+0x00) /* CPM enable register */
  488. #define cpc0_fr (CNTRL_DCR_BASE+0x01) /* CPM force register */
  489. #define cpc0_sr (CNTRL_DCR_BASE+0x02) /* CPM status register */
  490. #else
  491. #define cpc0_sr (CNTRL_DCR_BASE+0x00) /* CPM status register */
  492. #define cpc0_er (CNTRL_DCR_BASE+0x01) /* CPM enable register */
  493. #define cpc0_fr (CNTRL_DCR_BASE+0x02) /* CPM force register */
  494. #endif
  495. #define cpc0_sys0 (CNTRL_DCR_BASE+0x30) /* System configuration reg 0 */
  496. #define cpc0_sys1 (CNTRL_DCR_BASE+0x31) /* System configuration reg 1 */
  497. #define cpc0_cust0 (CNTRL_DCR_BASE+0x32) /* Customer configuration reg 0 */
  498. #define cpc0_cust1 (CNTRL_DCR_BASE+0x33) /* Customer configuration reg 1 */
  499. #define cpc0_strp0 (CNTRL_DCR_BASE+0x34) /* Power-on config reg 0 (RO) */
  500. #define cpc0_strp1 (CNTRL_DCR_BASE+0x35) /* Power-on config reg 1 (RO) */
  501. #define cpc0_strp2 (CNTRL_DCR_BASE+0x36) /* Power-on config reg 2 (RO) */
  502. #define cpc0_strp3 (CNTRL_DCR_BASE+0x37) /* Power-on config reg 3 (RO) */
  503. #define cpc0_gpio (CNTRL_DCR_BASE+0x38) /* GPIO config reg (440GP) */
  504. #define cntrl0 (CNTRL_DCR_BASE+0x3b) /* Control 0 register */
  505. #define cntrl1 (CNTRL_DCR_BASE+0x3a) /* Control 1 register */
  506. /*-----------------------------------------------------------------------------
  507. | Universal interrupt controller
  508. +----------------------------------------------------------------------------*/
  509. #define UIC0_DCR_BASE 0xc0
  510. #define uic0sr (UIC0_DCR_BASE+0x0) /* UIC0 status */
  511. #define uic0er (UIC0_DCR_BASE+0x2) /* UIC0 enable */
  512. #define uic0cr (UIC0_DCR_BASE+0x3) /* UIC0 critical */
  513. #define uic0pr (UIC0_DCR_BASE+0x4) /* UIC0 polarity */
  514. #define uic0tr (UIC0_DCR_BASE+0x5) /* UIC0 triggering */
  515. #define uic0msr (UIC0_DCR_BASE+0x6) /* UIC0 masked status */
  516. #define uic0vr (UIC0_DCR_BASE+0x7) /* UIC0 vector */
  517. #define uic0vcr (UIC0_DCR_BASE+0x8) /* UIC0 vector configuration */
  518. #define UIC1_DCR_BASE 0xd0
  519. #define uic1sr (UIC1_DCR_BASE+0x0) /* UIC1 status */
  520. #define uic1er (UIC1_DCR_BASE+0x2) /* UIC1 enable */
  521. #define uic1cr (UIC1_DCR_BASE+0x3) /* UIC1 critical */
  522. #define uic1pr (UIC1_DCR_BASE+0x4) /* UIC1 polarity */
  523. #define uic1tr (UIC1_DCR_BASE+0x5) /* UIC1 triggering */
  524. #define uic1msr (UIC1_DCR_BASE+0x6) /* UIC1 masked status */
  525. #define uic1vr (UIC1_DCR_BASE+0x7) /* UIC1 vector */
  526. #define uic1vcr (UIC1_DCR_BASE+0x8) /* UIC1 vector configuration */
  527. #if defined(CONFIG_440GX)
  528. #define UIC2_DCR_BASE 0x210
  529. #define uic2sr (UIC2_DCR_BASE+0x0) /* UIC2 status */
  530. #define uic2er (UIC2_DCR_BASE+0x2) /* UIC2 enable */
  531. #define uic2cr (UIC2_DCR_BASE+0x3) /* UIC2 critical */
  532. #define uic2pr (UIC2_DCR_BASE+0x4) /* UIC2 polarity */
  533. #define uic2tr (UIC2_DCR_BASE+0x5) /* UIC2 triggering */
  534. #define uic2msr (UIC2_DCR_BASE+0x6) /* UIC2 masked status */
  535. #define uic2vr (UIC2_DCR_BASE+0x7) /* UIC2 vector */
  536. #define uic2vcr (UIC2_DCR_BASE+0x8) /* UIC2 vector configuration */
  537. #define UIC_DCR_BASE 0x200
  538. #define uicb0sr (UIC_DCR_BASE+0x0) /* UIC Base Status Register */
  539. #define uicb0er (UIC_DCR_BASE+0x2) /* UIC Base enable */
  540. #define uicb0cr (UIC_DCR_BASE+0x3) /* UIC Base critical */
  541. #define uicb0pr (UIC_DCR_BASE+0x4) /* UIC Base polarity */
  542. #define uicb0tr (UIC_DCR_BASE+0x5) /* UIC Base triggering */
  543. #define uicb0msr (UIC_DCR_BASE+0x6) /* UIC Base masked status */
  544. #define uicb0vr (UIC_DCR_BASE+0x7) /* UIC Base vector */
  545. #define uicb0vcr (UIC_DCR_BASE+0x8) /* UIC Base vector configuration */
  546. #endif /* CONFIG_440GX */
  547. /* The following is for compatibility with 405 code */
  548. #define uicsr uic0sr
  549. #define uicer uic0er
  550. #define uiccr uic0cr
  551. #define uicpr uic0pr
  552. #define uictr uic0tr
  553. #define uicmsr uic0msr
  554. #define uicvr uic0vr
  555. #define uicvcr uic0vcr
  556. /*-----------------------------------------------------------------------------
  557. | DMA
  558. +----------------------------------------------------------------------------*/
  559. #define DMA_DCR_BASE 0x100
  560. #define dmacr0 (DMA_DCR_BASE+0x00) /* DMA channel control register 0 */
  561. #define dmact0 (DMA_DCR_BASE+0x01) /* DMA count register 0 */
  562. #define dmasah0 (DMA_DCR_BASE+0x02) /* DMA source address high 0 */
  563. #define dmasal0 (DMA_DCR_BASE+0x03) /* DMA source address low 0 */
  564. #define dmadah0 (DMA_DCR_BASE+0x04) /* DMA destination address high 0 */
  565. #define dmadal0 (DMA_DCR_BASE+0x05) /* DMA destination address low 0 */
  566. #define dmasgh0 (DMA_DCR_BASE+0x06) /* DMA scatter/gather desc addr high 0 */
  567. #define dmasgl0 (DMA_DCR_BASE+0x07) /* DMA scatter/gather desc addr low 0 */
  568. #define dmacr1 (DMA_DCR_BASE+0x08) /* DMA channel control register 1 */
  569. #define dmact1 (DMA_DCR_BASE+0x09) /* DMA count register 1 */
  570. #define dmasah1 (DMA_DCR_BASE+0x0a) /* DMA source address high 1 */
  571. #define dmasal1 (DMA_DCR_BASE+0x0b) /* DMA source address low 1 */
  572. #define dmadah1 (DMA_DCR_BASE+0x0c) /* DMA destination address high 1 */
  573. #define dmadal1 (DMA_DCR_BASE+0x0d) /* DMA destination address low 1 */
  574. #define dmasgh1 (DMA_DCR_BASE+0x0e) /* DMA scatter/gather desc addr high 1 */
  575. #define dmasgl1 (DMA_DCR_BASE+0x0f) /* DMA scatter/gather desc addr low 1 */
  576. #define dmacr2 (DMA_DCR_BASE+0x10) /* DMA channel control register 2 */
  577. #define dmact2 (DMA_DCR_BASE+0x11) /* DMA count register 2 */
  578. #define dmasah2 (DMA_DCR_BASE+0x12) /* DMA source address high 2 */
  579. #define dmasal2 (DMA_DCR_BASE+0x13) /* DMA source address low 2 */
  580. #define dmadah2 (DMA_DCR_BASE+0x14) /* DMA destination address high 2 */
  581. #define dmadal2 (DMA_DCR_BASE+0x15) /* DMA destination address low 2 */
  582. #define dmasgh2 (DMA_DCR_BASE+0x16) /* DMA scatter/gather desc addr high 2 */
  583. #define dmasgl2 (DMA_DCR_BASE+0x17) /* DMA scatter/gather desc addr low 2 */
  584. #define dmacr3 (DMA_DCR_BASE+0x18) /* DMA channel control register 2 */
  585. #define dmact3 (DMA_DCR_BASE+0x19) /* DMA count register 2 */
  586. #define dmasah3 (DMA_DCR_BASE+0x1a) /* DMA source address high 2 */
  587. #define dmasal3 (DMA_DCR_BASE+0x1b) /* DMA source address low 2 */
  588. #define dmadah3 (DMA_DCR_BASE+0x1c) /* DMA destination address high 2 */
  589. #define dmadal3 (DMA_DCR_BASE+0x1d) /* DMA destination address low 2 */
  590. #define dmasgh3 (DMA_DCR_BASE+0x1e) /* DMA scatter/gather desc addr high 2 */
  591. #define dmasgl3 (DMA_DCR_BASE+0x1f) /* DMA scatter/gather desc addr low 2 */
  592. #define dmasr (DMA_DCR_BASE+0x20) /* DMA status register */
  593. #define dmasgc (DMA_DCR_BASE+0x23) /* DMA scatter/gather command register */
  594. #define dmaslp (DMA_DCR_BASE+0x25) /* DMA sleep mode register */
  595. #define dmapol (DMA_DCR_BASE+0x26) /* DMA polarity configuration register */
  596. /*-----------------------------------------------------------------------------
  597. | Memory Access Layer
  598. +----------------------------------------------------------------------------*/
  599. #define MAL_DCR_BASE 0x180
  600. #define malmcr (MAL_DCR_BASE+0x00) /* MAL Config reg */
  601. #define malesr (MAL_DCR_BASE+0x01) /* Error Status reg (Read/Clear) */
  602. #define malier (MAL_DCR_BASE+0x02) /* Interrupt enable reg */
  603. #define maldbr (MAL_DCR_BASE+0x03) /* Mal Debug reg (Read only) */
  604. #define maltxcasr (MAL_DCR_BASE+0x04) /* TX Channel active reg (set) */
  605. #define maltxcarr (MAL_DCR_BASE+0x05) /* TX Channel active reg (Reset) */
  606. #define maltxeobisr (MAL_DCR_BASE+0x06) /* TX End of buffer int status reg */
  607. #define maltxdeir (MAL_DCR_BASE+0x07) /* TX Descr. Error Int reg */
  608. #define maltxtattrr (MAL_DCR_BASE+0x08) /* TX PLB attribute reg */
  609. #define maltxbattr (MAL_DCR_BASE+0x09) /* TX descriptor base addr reg */
  610. #define malrxcasr (MAL_DCR_BASE+0x10) /* RX Channel active reg (set) */
  611. #define malrxcarr (MAL_DCR_BASE+0x11) /* RX Channel active reg (Reset) */
  612. #define malrxeobisr (MAL_DCR_BASE+0x12) /* RX End of buffer int status reg */
  613. #define malrxdeir (MAL_DCR_BASE+0x13) /* RX Descr. Error Int reg */
  614. #define malrxtattrr (MAL_DCR_BASE+0x14) /* RX PLB attribute reg */
  615. #define malrxbattr (MAL_DCR_BASE+0x15) /* RX descriptor base addr reg */
  616. #define maltxctp0r (MAL_DCR_BASE+0x20) /* TX 0 Channel table pointer reg */
  617. #define maltxctp1r (MAL_DCR_BASE+0x21) /* TX 1 Channel table pointer reg */
  618. #define maltxctp2r (MAL_DCR_BASE+0x22) /* TX 2 Channel table pointer reg */
  619. #define maltxctp3r (MAL_DCR_BASE+0x23) /* TX 3 Channel table pointer reg */
  620. #define malrxctp0r (MAL_DCR_BASE+0x40) /* RX 0 Channel table pointer reg */
  621. #define malrxctp1r (MAL_DCR_BASE+0x41) /* RX 1 Channel table pointer reg */
  622. #if defined(CONFIG_440GX)
  623. #define malrxctp2r (MAL_DCR_BASE+0x42) /* RX 0 Channel table pointer reg */
  624. #define malrxctp3r (MAL_DCR_BASE+0x43) /* RX 1 Channel table pointer reg */
  625. #endif /* CONFIG_440GX */
  626. #define malrcbs0 (MAL_DCR_BASE+0x60) /* RX 0 Channel buffer size reg */
  627. #define malrcbs1 (MAL_DCR_BASE+0x61) /* RX 1 Channel buffer size reg */
  628. #if defined(CONFIG_440GX)
  629. #define malrcbs2 (MAL_DCR_BASE+0x62) /* RX 2 Channel buffer size reg */
  630. #define malrcbs3 (MAL_DCR_BASE+0x63) /* RX 3 Channel buffer size reg */
  631. #endif /* CONFIG_440GX */
  632. /*---------------------------------------------------------------------------+
  633. | Universal interrupt controller 0 interrupts (UIC0)
  634. +---------------------------------------------------------------------------*/
  635. #if defined(CONFIG_440SP)
  636. #define UIC_U0 0x80000000 /* UART 0 */
  637. #define UIC_U1 0x40000000 /* UART 1 */
  638. #define UIC_IIC0 0x20000000 /* IIC */
  639. #define UIC_IIC1 0x10000000 /* IIC */
  640. #define UIC_PIM 0x08000000 /* PCI0 inbound message */
  641. #define UIC_PCRW 0x04000000 /* PCI0 command write register */
  642. #define UIC_PPM 0x02000000 /* PCI0 power management */
  643. #define UIC_PVPD 0x01000000 /* PCI0 VPD Access */
  644. #define UIC_MSI0 0x00800000 /* PCI0 MSI level 0 */
  645. #define UIC_P1IM 0x00400000 /* PCI1 Inbound Message */
  646. #define UIC_P1CRW 0x00200000 /* PCI1 command write register */
  647. #define UIC_P1PM 0x00100000 /* PCI1 power management */
  648. #define UIC_P1VPD 0x00080000 /* PCI1 VPD Access */
  649. #define UIC_P1MSI0 0x00040000 /* PCI1 MSI level 0 */
  650. #define UIC_P2IM 0x00020000 /* PCI2 inbound message */
  651. #define UIC_P2CRW 0x00010000 /* PCI2 command register write */
  652. #define UIC_P2PM 0x00008000 /* PCI2 power management */
  653. #define UIC_P2VPD 0x00004000 /* PCI2 VPD access */
  654. #define UIC_P2MSI0 0x00002000 /* PCI2 MSI level 0 */
  655. #define UIC_D0CPF 0x00001000 /* DMA0 command pointer */
  656. #define UIC_D0CSF 0x00000800 /* DMA0 command status */
  657. #define UIC_D1CPF 0x00000400 /* DMA1 command pointer */
  658. #define UIC_D1CSF 0x00000200 /* DMA1 command status */
  659. #define UIC_I2OID 0x00000100 /* I2O inbound doorbell */
  660. #define UIC_I2OPLF 0x00000080 /* I2O inbound post list */
  661. #define UIC_I2O0LL 0x00000040 /* I2O0 low latency PLB write */
  662. #define UIC_I2O1LL 0x00000020 /* I2O1 low latency PLB write */
  663. #define UIC_I2O0HB 0x00000010 /* I2O0 high bandwidth PLB write */
  664. #define UIC_I2O1HB 0x00000008 /* I2O1 high bandwidth PLB write */
  665. #define UIC_GPTCT 0x00000004 /* GPT count timer */
  666. #define UIC_UIC1NC 0x00000002 /* UIC1 non-critical interrupt */
  667. #define UIC_UIC1C 0x00000001 /* UIC1 critical interrupt */
  668. #else /* CONFIG_440SP */
  669. #define UIC_U0 0x80000000 /* UART 0 */
  670. #define UIC_U1 0x40000000 /* UART 1 */
  671. #define UIC_IIC0 0x20000000 /* IIC */
  672. #define UIC_IIC1 0x10000000 /* IIC */
  673. #define UIC_PIM 0x08000000 /* PCI inbound message */
  674. #define UIC_PCRW 0x04000000 /* PCI command register write */
  675. #define UIC_PPM 0x02000000 /* PCI power management */
  676. #define UIC_MSI0 0x01000000 /* PCI MSI level 0 */
  677. #define UIC_MSI1 0x00800000 /* PCI MSI level 1 */
  678. #define UIC_MSI2 0x00400000 /* PCI MSI level 2 */
  679. #define UIC_MTE 0x00200000 /* MAL TXEOB */
  680. #define UIC_MRE 0x00100000 /* MAL RXEOB */
  681. #define UIC_D0 0x00080000 /* DMA channel 0 */
  682. #define UIC_D1 0x00040000 /* DMA channel 1 */
  683. #define UIC_D2 0x00020000 /* DMA channel 2 */
  684. #define UIC_D3 0x00010000 /* DMA channel 3 */
  685. #define UIC_RSVD0 0x00008000 /* Reserved */
  686. #define UIC_RSVD1 0x00004000 /* Reserved */
  687. #define UIC_CT0 0x00002000 /* GPT compare timer 0 */
  688. #define UIC_CT1 0x00001000 /* GPT compare timer 1 */
  689. #define UIC_CT2 0x00000800 /* GPT compare timer 2 */
  690. #define UIC_CT3 0x00000400 /* GPT compare timer 3 */
  691. #define UIC_CT4 0x00000200 /* GPT compare timer 4 */
  692. #define UIC_EIR0 0x00000100 /* External interrupt 0 */
  693. #define UIC_EIR1 0x00000080 /* External interrupt 1 */
  694. #define UIC_EIR2 0x00000040 /* External interrupt 2 */
  695. #define UIC_EIR3 0x00000020 /* External interrupt 3 */
  696. #define UIC_EIR4 0x00000010 /* External interrupt 4 */
  697. #define UIC_EIR5 0x00000008 /* External interrupt 5 */
  698. #define UIC_EIR6 0x00000004 /* External interrupt 6 */
  699. #define UIC_UIC1NC 0x00000002 /* UIC1 non-critical interrupt */
  700. #define UIC_UIC1C 0x00000001 /* UIC1 critical interrupt */
  701. #endif /* CONFIG_440SP */
  702. /* For compatibility with 405 code */
  703. #define UIC_MAL_TXEOB UIC_MTE
  704. #define UIC_MAL_RXEOB UIC_MRE
  705. /*---------------------------------------------------------------------------+
  706. | Universal interrupt controller 1 interrupts (UIC1)
  707. +---------------------------------------------------------------------------*/
  708. #if defined(CONFIG_440SP)
  709. #define UIC_EIR0 0x80000000 /* External interrupt 0 */
  710. #define UIC_MS 0x40000000 /* MAL SERR */
  711. #define UIC_MTDE 0x20000000 /* MAL TXDE */
  712. #define UIC_MRDE 0x10000000 /* MAL RXDE */
  713. #define UIC_DECE 0x08000000 /* DDR SDRAM correctible error */
  714. #define UIC_EBCO 0x04000000 /* EBCO interrupt status */
  715. #define UIC_MTE 0x02000000 /* MAL TXEOB */
  716. #define UIC_MRE 0x01000000 /* MAL RXEOB */
  717. #define UIC_P0MSI1 0x00800000 /* PCI0 MSI level 1 */
  718. #define UIC_P1MSI1 0x00400000 /* PCI1 MSI level 1 */
  719. #define UIC_P2MSI1 0x00200000 /* PCI2 MSI level 1 */
  720. #define UIC_L2C 0x00100000 /* L2 cache */
  721. #define UIC_CT0 0x00080000 /* GPT compare timer 0 */
  722. #define UIC_CT1 0x00040000 /* GPT compare timer 1 */
  723. #define UIC_CT2 0x00020000 /* GPT compare timer 2 */
  724. #define UIC_CT3 0x00010000 /* GPT compare timer 3 */
  725. #define UIC_CT4 0x00008000 /* GPT compare timer 4 */
  726. #define UIC_EIR1 0x00004000 /* External interrupt 1 */
  727. #define UIC_EIR2 0x00002000 /* External interrupt 2 */
  728. #define UIC_EIR3 0x00001000 /* External interrupt 3 */
  729. #define UIC_EIR4 0x00000800 /* External interrupt 4 */
  730. #define UIC_EIR5 0x00000400 /* External interrupt 5 */
  731. #define UIC_DMAE 0x00000200 /* DMA error */
  732. #define UIC_I2OE 0x00000100 /* I2O error */
  733. #define UIC_SRE 0x00000080 /* Serial ROM error */
  734. #define UIC_P0AE 0x00000040 /* PCI0 asynchronous error */
  735. #define UIC_P1AE 0x00000020 /* PCI1 asynchronous error */
  736. #define UIC_P2AE 0x00000010 /* PCI2 asynchronous error */
  737. #define UIC_ETH0 0x00000008 /* Ethernet 0 */
  738. #define UIC_EWU0 0x00000004 /* Ethernet 0 wakeup */
  739. #define UIC_ETH1 0x00000002 /* Reserved */
  740. #define UIC_XOR 0x00000001 /* XOR */
  741. #else /* CONFIG_440SP */
  742. #define UIC_MS 0x80000000 /* MAL SERR */
  743. #define UIC_MTDE 0x40000000 /* MAL TXDE */
  744. #define UIC_MRDE 0x20000000 /* MAL RXDE */
  745. #define UIC_DEUE 0x10000000 /* DDR SDRAM ECC uncorrectible error*/
  746. #define UIC_DECE 0x08000000 /* DDR SDRAM correctible error */
  747. #define UIC_EBCO 0x04000000 /* EBCO interrupt status */
  748. #define UIC_EBMI 0x02000000 /* EBMI interrupt status */
  749. #define UIC_OPB 0x01000000 /* OPB to PLB bridge interrupt stat */
  750. #define UIC_MSI3 0x00800000 /* PCI MSI level 3 */
  751. #define UIC_MSI4 0x00400000 /* PCI MSI level 4 */
  752. #define UIC_MSI5 0x00200000 /* PCI MSI level 5 */
  753. #define UIC_MSI6 0x00100000 /* PCI MSI level 6 */
  754. #define UIC_MSI7 0x00080000 /* PCI MSI level 7 */
  755. #define UIC_MSI8 0x00040000 /* PCI MSI level 8 */
  756. #define UIC_MSI9 0x00020000 /* PCI MSI level 9 */
  757. #define UIC_MSI10 0x00010000 /* PCI MSI level 10 */
  758. #define UIC_MSI11 0x00008000 /* PCI MSI level 11 */
  759. #define UIC_PPMI 0x00004000 /* PPM interrupt status */
  760. #define UIC_EIR7 0x00002000 /* External interrupt 7 */
  761. #define UIC_EIR8 0x00001000 /* External interrupt 8 */
  762. #define UIC_EIR9 0x00000800 /* External interrupt 9 */
  763. #define UIC_EIR10 0x00000400 /* External interrupt 10 */
  764. #define UIC_EIR11 0x00000200 /* External interrupt 11 */
  765. #define UIC_EIR12 0x00000100 /* External interrupt 12 */
  766. #define UIC_SRE 0x00000080 /* Serial ROM error */
  767. #define UIC_RSVD2 0x00000040 /* Reserved */
  768. #define UIC_RSVD3 0x00000020 /* Reserved */
  769. #define UIC_PAE 0x00000010 /* PCI asynchronous error */
  770. #define UIC_ETH0 0x00000008 /* Ethernet 0 */
  771. #define UIC_EWU0 0x00000004 /* Ethernet 0 wakeup */
  772. #define UIC_ETH1 0x00000002 /* Ethernet 1 */
  773. #define UIC_EWU1 0x00000001 /* Ethernet 1 wakeup */
  774. #endif /* CONFIG_440SP */
  775. /* For compatibility with 405 code */
  776. #define UIC_MAL_SERR UIC_MS
  777. #define UIC_MAL_TXDE UIC_MTDE
  778. #define UIC_MAL_RXDE UIC_MRDE
  779. #define UIC_ENET UIC_ETH0
  780. /*---------------------------------------------------------------------------+
  781. | Universal interrupt controller 2 interrupts (UIC2)
  782. +---------------------------------------------------------------------------*/
  783. #if defined(CONFIG_440GX)
  784. #define UIC_ETH2 0x80000000 /* Ethernet 2 */
  785. #define UIC_EWU2 0x40000000 /* Ethernet 2 wakeup */
  786. #define UIC_ETH3 0x20000000 /* Ethernet 3 */
  787. #define UIC_EWU3 0x10000000 /* Ethernet 3 wakeup */
  788. #define UIC_TAH0 0x08000000 /* TAH 0 */
  789. #define UIC_TAH1 0x04000000 /* TAH 1 */
  790. #define UIC_IMUOBFQ 0x02000000 /* IMU outbound free queue */
  791. #define UIC_IMUIBPQ 0x01000000 /* IMU inbound post queue */
  792. #define UIC_IMUIRQDB 0x00800000 /* IMU irq doorbell */
  793. #define UIC_IMUIBDB 0x00400000 /* IMU inbound doorbell */
  794. #define UIC_IMUMSG0 0x00200000 /* IMU inbound message 0 */
  795. #define UIC_IMUMSG1 0x00100000 /* IMU inbound message 1 */
  796. #define UIC_IMUTO 0x00080000 /* IMU timeout */
  797. #define UIC_MSI12 0x00040000 /* PCI MSI level 12 */
  798. #define UIC_MSI13 0x00020000 /* PCI MSI level 13 */
  799. #define UIC_MSI14 0x00010000 /* PCI MSI level 14 */
  800. #define UIC_MSI15 0x00008000 /* PCI MSI level 15 */
  801. #define UIC_EIR13 0x00004000 /* External interrupt 13 */
  802. #define UIC_EIR14 0x00002000 /* External interrupt 14 */
  803. #define UIC_EIR15 0x00001000 /* External interrupt 15 */
  804. #define UIC_EIR16 0x00000800 /* External interrupt 16 */
  805. #define UIC_EIR17 0x00000400 /* External interrupt 17 */
  806. #define UIC_PCIVPD 0x00000200 /* PCI VPD */
  807. #define UIC_L2C 0x00000100 /* L2 Cache */
  808. #define UIC_ETH2PCS 0x00000080 /* Ethernet 2 PCS */
  809. #define UIC_ETH3PCS 0x00000040 /* Ethernet 3 PCS */
  810. #define UIC_RSVD26 0x00000020 /* Reserved */
  811. #define UIC_RSVD27 0x00000010 /* Reserved */
  812. #define UIC_RSVD28 0x00000008 /* Reserved */
  813. #define UIC_RSVD29 0x00000004 /* Reserved */
  814. #define UIC_RSVD30 0x00000002 /* Reserved */
  815. #define UIC_RSVD31 0x00000001 /* Reserved */
  816. #endif /* CONFIG_440GX */
  817. /*---------------------------------------------------------------------------+
  818. | Universal interrupt controller Base 0 interrupts (UICB0)
  819. +---------------------------------------------------------------------------*/
  820. #if defined(CONFIG_440GX)
  821. #define UICB0_UIC0CI 0x80000000 /* UIC0 Critical Interrupt */
  822. #define UICB0_UIC0NCI 0x40000000 /* UIC0 Noncritical Interrupt */
  823. #define UICB0_UIC1CI 0x20000000 /* UIC1 Critical Interrupt */
  824. #define UICB0_UIC1NCI 0x10000000 /* UIC1 Noncritical Interrupt */
  825. #define UICB0_UIC2CI 0x08000000 /* UIC2 Critical Interrupt */
  826. #define UICB0_UIC2NCI 0x04000000 /* UIC2 Noncritical Interrupt */
  827. #define UICB0_ALL (UICB0_UIC0CI | UICB0_UIC0NCI | UICB0_UIC1CI | \
  828. UICB0_UIC1NCI | UICB0_UIC2CI | UICB0_UIC2NCI)
  829. #endif /* CONFIG_440GX */
  830. /*-----------------------------------------------------------------------------+
  831. | External Bus Controller Bit Settings
  832. +-----------------------------------------------------------------------------*/
  833. #define EBC_CFGADDR_MASK 0x0000003F
  834. #define EBC_BXCR_BAS_ENCODE(n) ((((unsigned long)(n))&0xFFF00000)<<0)
  835. #define EBC_BXCR_BS_MASK 0x000E0000
  836. #define EBC_BXCR_BS_1MB 0x00000000
  837. #define EBC_BXCR_BS_2MB 0x00020000
  838. #define EBC_BXCR_BS_4MB 0x00040000
  839. #define EBC_BXCR_BS_8MB 0x00060000
  840. #define EBC_BXCR_BS_16MB 0x00080000
  841. #define EBC_BXCR_BS_32MB 0x000A0000
  842. #define EBC_BXCR_BS_64MB 0x000C0000
  843. #define EBC_BXCR_BS_128MB 0x000E0000
  844. #define EBC_BXCR_BU_MASK 0x00018000
  845. #define EBC_BXCR_BU_R 0x00008000
  846. #define EBC_BXCR_BU_W 0x00010000
  847. #define EBC_BXCR_BU_RW 0x00018000
  848. #define EBC_BXCR_BW_MASK 0x00006000
  849. #define EBC_BXCR_BW_8BIT 0x00000000
  850. #define EBC_BXCR_BW_16BIT 0x00002000
  851. #define EBC_BXCR_BW_32BIT 0x00006000
  852. #define EBC_BXAP_BME_ENABLED 0x80000000
  853. #define EBC_BXAP_BME_DISABLED 0x00000000
  854. #define EBC_BXAP_TWT_ENCODE(n) ((((unsigned long)(n))&0xFF)<<23)
  855. #define EBC_BXAP_BCE_DISABLE 0x00000000
  856. #define EBC_BXAP_BCE_ENABLE 0x00400000
  857. #define EBC_BXAP_BCT_MASK 0x00300000
  858. #define EBC_BXAP_BCT_2TRANS 0x00000000
  859. #define EBC_BXAP_BCT_4TRANS 0x00100000
  860. #define EBC_BXAP_BCT_8TRANS 0x00200000
  861. #define EBC_BXAP_BCT_16TRANS 0x00300000
  862. #define EBC_BXAP_CSN_ENCODE(n) ((((unsigned long)(n))&0x3)<<18)
  863. #define EBC_BXAP_OEN_ENCODE(n) ((((unsigned long)(n))&0x3)<<16)
  864. #define EBC_BXAP_WBN_ENCODE(n) ((((unsigned long)(n))&0x3)<<14)
  865. #define EBC_BXAP_WBF_ENCODE(n) ((((unsigned long)(n))&0x3)<<12)
  866. #define EBC_BXAP_TH_ENCODE(n) ((((unsigned long)(n))&0x7)<<9)
  867. #define EBC_BXAP_RE_ENABLED 0x00000100
  868. #define EBC_BXAP_RE_DISABLED 0x00000000
  869. #define EBC_BXAP_SOR_DELAYED 0x00000000
  870. #define EBC_BXAP_SOR_NONDELAYED 0x00000080
  871. #define EBC_BXAP_BEM_WRITEONLY 0x00000000
  872. #define EBC_BXAP_BEM_RW 0x00000040
  873. #define EBC_BXAP_PEN_DISABLED 0x00000000
  874. #define EBC_CFG_LE_MASK 0x80000000
  875. #define EBC_CFG_LE_UNLOCK 0x00000000
  876. #define EBC_CFG_LE_LOCK 0x80000000
  877. #define EBC_CFG_PTD_MASK 0x40000000
  878. #define EBC_CFG_PTD_ENABLE 0x00000000
  879. #define EBC_CFG_PTD_DISABLE 0x40000000
  880. #define EBC_CFG_RTC_MASK 0x38000000
  881. #define EBC_CFG_RTC_16PERCLK 0x00000000
  882. #define EBC_CFG_RTC_32PERCLK 0x08000000
  883. #define EBC_CFG_RTC_64PERCLK 0x10000000
  884. #define EBC_CFG_RTC_128PERCLK 0x18000000
  885. #define EBC_CFG_RTC_256PERCLK 0x20000000
  886. #define EBC_CFG_RTC_512PERCLK 0x28000000
  887. #define EBC_CFG_RTC_1024PERCLK 0x30000000
  888. #define EBC_CFG_RTC_2048PERCLK 0x38000000
  889. #define EBC_CFG_ATC_MASK 0x04000000
  890. #define EBC_CFG_ATC_HI 0x00000000
  891. #define EBC_CFG_ATC_PREVIOUS 0x04000000
  892. #define EBC_CFG_DTC_MASK 0x02000000
  893. #define EBC_CFG_DTC_HI 0x00000000
  894. #define EBC_CFG_DTC_PREVIOUS 0x02000000
  895. #define EBC_CFG_CTC_MASK 0x01000000
  896. #define EBC_CFG_CTC_HI 0x00000000
  897. #define EBC_CFG_CTC_PREVIOUS 0x01000000
  898. #define EBC_CFG_OEO_MASK 0x00800000
  899. #define EBC_CFG_OEO_HI 0x00000000
  900. #define EBC_CFG_OEO_PREVIOUS 0x00800000
  901. #define EBC_CFG_EMC_MASK 0x00400000
  902. #define EBC_CFG_EMC_NONDEFAULT 0x00000000
  903. #define EBC_CFG_EMC_DEFAULT 0x00400000
  904. #define EBC_CFG_PME_MASK 0x00200000
  905. #define EBC_CFG_PME_DISABLE 0x00000000
  906. #define EBC_CFG_PME_ENABLE 0x00200000
  907. #define EBC_CFG_PMT_MASK 0x001F0000
  908. #define EBC_CFG_PMT_ENCODE(n) ((((unsigned long)(n))&0x1F)<<12)
  909. #define EBC_CFG_PR_MASK 0x0000C000
  910. #define EBC_CFG_PR_16 0x00000000
  911. #define EBC_CFG_PR_32 0x00004000
  912. #define EBC_CFG_PR_64 0x00008000
  913. #define EBC_CFG_PR_128 0x0000C000
  914. /*-----------------------------------------------------------------------------+
  915. | SDR0 Bit Settings
  916. +-----------------------------------------------------------------------------*/
  917. #define SDR0_SDCS_SDD (0x80000000 >> 31)
  918. #if defined(CONFIG_440GP)
  919. #define CPC0_STRP1_PAE_MASK (0x80000000 >> 11)
  920. #define CPC0_STRP1_PISE_MASK (0x80000000 >> 13)
  921. #endif /* defined(CONFIG_440GP) */
  922. #if defined(CONFIG_440GX) || defined(CONFIG_440SP)
  923. #define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 13)
  924. #define SDR0_SDSTP1_PISE_MASK (0x80000000 >> 15)
  925. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  926. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  927. #define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 21)
  928. #define SDR0_SDSTP1_PAME_MASK (0x80000000 >> 27)
  929. #endif /* defined(CONFIG_440EP) || defined(CONFIG_440GR) */
  930. #define SDR0_UARTX_UXICS_MASK 0xF0000000
  931. #define SDR0_UARTX_UXICS_PLB 0x20000000
  932. #define SDR0_UARTX_UXEC_MASK 0x00800000
  933. #define SDR0_UARTX_UXEC_INT 0x00000000
  934. #define SDR0_UARTX_UXEC_EXT 0x00800000
  935. #define SDR0_UARTX_UXDTE_MASK 0x00400000
  936. #define SDR0_UARTX_UXDTE_DISABLE 0x00000000
  937. #define SDR0_UARTX_UXDTE_ENABLE 0x00400000
  938. #define SDR0_UARTX_UXDRE_MASK 0x00200000
  939. #define SDR0_UARTX_UXDRE_DISABLE 0x00000000
  940. #define SDR0_UARTX_UXDRE_ENABLE 0x00200000
  941. #define SDR0_UARTX_UXDC_MASK 0x00100000
  942. #define SDR0_UARTX_UXDC_NOTCLEARED 0x00000000
  943. #define SDR0_UARTX_UXDC_CLEARED 0x00100000
  944. #define SDR0_UARTX_UXDIV_MASK 0x000000FF
  945. #define SDR0_UARTX_UXDIV_ENCODE(n) ((((unsigned long)(n))&0xFF)<<0)
  946. #define SDR0_UARTX_UXDIV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0xFF)+1)
  947. #define SDR0_CPU440_EARV_MASK 0x30000000
  948. #define SDR0_CPU440_EARV_EBC 0x10000000
  949. #define SDR0_CPU440_EARV_PCI 0x20000000
  950. #define SDR0_CPU440_EARV_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
  951. #define SDR0_CPU440_EARV_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
  952. #define SDR0_CPU440_NTO1_MASK 0x00000002
  953. #define SDR0_CPU440_NTO1_NTOP 0x00000000
  954. #define SDR0_CPU440_NTO1_NTO1 0x00000002
  955. #define SDR0_CPU440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
  956. #define SDR0_CPU440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
  957. #define SDR0_XCR_PAE_MASK 0x80000000
  958. #define SDR0_XCR_PAE_DISABLE 0x00000000
  959. #define SDR0_XCR_PAE_ENABLE 0x80000000
  960. #define SDR0_XCR_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  961. #define SDR0_XCR_PAE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  962. #define SDR0_XCR_PHCE_MASK 0x40000000
  963. #define SDR0_XCR_PHCE_DISABLE 0x00000000
  964. #define SDR0_XCR_PHCE_ENABLE 0x40000000
  965. #define SDR0_XCR_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  966. #define SDR0_XCR_PHCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  967. #define SDR0_XCR_PISE_MASK 0x20000000
  968. #define SDR0_XCR_PISE_DISABLE 0x00000000
  969. #define SDR0_XCR_PISE_ENABLE 0x20000000
  970. #define SDR0_XCR_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  971. #define SDR0_XCR_PISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  972. #define SDR0_XCR_PCWE_MASK 0x10000000
  973. #define SDR0_XCR_PCWE_DISABLE 0x00000000
  974. #define SDR0_XCR_PCWE_ENABLE 0x10000000
  975. #define SDR0_XCR_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
  976. #define SDR0_XCR_PCWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
  977. #define SDR0_XCR_PPIM_MASK 0x0F000000
  978. #define SDR0_XCR_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
  979. #define SDR0_XCR_PPIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  980. #define SDR0_XCR_PR64E_MASK 0x00800000
  981. #define SDR0_XCR_PR64E_DISABLE 0x00000000
  982. #define SDR0_XCR_PR64E_ENABLE 0x00800000
  983. #define SDR0_XCR_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
  984. #define SDR0_XCR_PR64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
  985. #define SDR0_XCR_PXFS_MASK 0x00600000
  986. #define SDR0_XCR_PXFS_HIGH 0x00000000
  987. #define SDR0_XCR_PXFS_MED 0x00200000
  988. #define SDR0_XCR_PXFS_LOW 0x00400000
  989. #define SDR0_XCR_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
  990. #define SDR0_XCR_PXFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
  991. #define SDR0_XCR_PDM_MASK 0x00000040
  992. #define SDR0_XCR_PDM_MULTIPOINT 0x00000000
  993. #define SDR0_XCR_PDM_P2P 0x00000040
  994. #define SDR0_XCR_PDM_ENCODE(n) ((((unsigned long)(n))&0x01)<<19)
  995. #define SDR0_XCR_PDM_DECODE(n) ((((unsigned long)(n))>>19)&0x01)
  996. #define SDR0_PFC0_UART1_DSR_CTS_EN_MASK 0x00030000
  997. #define SDR0_PFC0_GEIE_MASK 0x00003E00
  998. #define SDR0_PFC0_GEIE_TRE 0x00003E00
  999. #define SDR0_PFC0_GEIE_NOTRE 0x00000000
  1000. #define SDR0_PFC0_TRE_MASK 0x00000100
  1001. #define SDR0_PFC0_TRE_DISABLE 0x00000000
  1002. #define SDR0_PFC0_TRE_ENABLE 0x00000100
  1003. #define SDR0_PFC0_TRE_ENCODE(n) ((((unsigned long)(n))&0x01)<<8)
  1004. #define SDR0_PFC0_TRE_DECODE(n) ((((unsigned long)(n))>>8)&0x01)
  1005. #define SDR0_PFC1_UART1_DSR_CTS_MASK 0x02000000
  1006. #define SDR0_PFC1_EPS_MASK 0x01C00000
  1007. #define SDR0_PFC1_EPS_GROUP0 0x00000000
  1008. #define SDR0_PFC1_EPS_GROUP1 0x00400000
  1009. #define SDR0_PFC1_EPS_GROUP2 0x00800000
  1010. #define SDR0_PFC1_EPS_GROUP3 0x00C00000
  1011. #define SDR0_PFC1_EPS_GROUP4 0x01000000
  1012. #define SDR0_PFC1_EPS_GROUP5 0x01400000
  1013. #define SDR0_PFC1_EPS_GROUP6 0x01800000
  1014. #define SDR0_PFC1_EPS_GROUP7 0x01C00000
  1015. #define SDR0_PFC1_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<22)
  1016. #define SDR0_PFC1_EPS_DECODE(n) ((((unsigned long)(n))>>22)&0x07)
  1017. #define SDR0_PFC1_RMII_MASK 0x00200000
  1018. #define SDR0_PFC1_RMII_100MBIT 0x00000000
  1019. #define SDR0_PFC1_RMII_10MBIT 0x00200000
  1020. #define SDR0_PFC1_RMII_ENCODE(n) ((((unsigned long)(n))&0x01)<<21)
  1021. #define SDR0_PFC1_RMII_DECODE(n) ((((unsigned long)(n))>>21)&0x01)
  1022. #define SDR0_PFC1_CTEMS_MASK 0x00100000
  1023. #define SDR0_PFC1_CTEMS_EMS 0x00000000
  1024. #define SDR0_PFC1_CTEMS_CPUTRACE 0x00100000
  1025. #define SDR0_MFR_TAH0_MASK 0x80000000
  1026. #define SDR0_MFR_TAH0_ENABLE 0x00000000
  1027. #define SDR0_MFR_TAH0_DISABLE 0x80000000
  1028. #define SDR0_MFR_TAH1_MASK 0x40000000
  1029. #define SDR0_MFR_TAH1_ENABLE 0x00000000
  1030. #define SDR0_MFR_TAH1_DISABLE 0x40000000
  1031. #define SDR0_MFR_PCM_MASK 0x20000000
  1032. #define SDR0_MFR_PCM_PPC440GX 0x00000000
  1033. #define SDR0_MFR_PCM_PPC440GP 0x20000000
  1034. #define SDR0_MFR_ECS_MASK 0x10000000
  1035. #define SDR0_MFR_ECS_INTERNAL 0x10000000
  1036. #define SDR0_MFR_ETH0_CLK_SEL 0x08000000 /* Ethernet0 Clock Select */
  1037. #define SDR0_MFR_ETH1_CLK_SEL 0x04000000 /* Ethernet1 Clock Select */
  1038. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  1039. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  1040. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  1041. #define SDR0_MFR_ZMII_MODE_RMII_10M 0x02000000 /* ZMII Mode RMII - 10 Mbs */
  1042. #define SDR0_MFR_ZMII_MODE_RMII_100M 0x03000000 /* ZMII Mode RMII - 100 Mbs */
  1043. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  1044. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  1045. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  1046. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  1047. #define SDR0_MFR_PKT_REJ_MASK 0x00300000 /* Pkt Rej. Enable Mask */
  1048. #define SDR0_MFR_PKT_REJ_EN 0x00300000 /* Pkt Rej. Enable on both EMAC3 0-1 */
  1049. #define SDR0_MFR_PKT_REJ_EN0 0x00200000 /* Pkt Rej. Enable on EMAC3(0) */
  1050. #define SDR0_MFR_PKT_REJ_EN1 0x00100000 /* Pkt Rej. Enable on EMAC3(1) */
  1051. #define SDR0_MFR_PKT_REJ_POL 0x00080000 /* Packet Reject Polarity */
  1052. #define SDR0_SRST_BGO 0x80000000
  1053. #define SDR0_SRST_PLB 0x40000000
  1054. #define SDR0_SRST_EBC 0x20000000
  1055. #define SDR0_SRST_OPB 0x10000000
  1056. #define SDR0_SRST_UART0 0x08000000
  1057. #define SDR0_SRST_UART1 0x04000000
  1058. #define SDR0_SRST_IIC0 0x02000000
  1059. #define SDR0_SRST_IIC1 0x01000000
  1060. #define SDR0_SRST_GPIO 0x00800000
  1061. #define SDR0_SRST_GPT 0x00400000
  1062. #define SDR0_SRST_DMC 0x00200000
  1063. #define SDR0_SRST_PCI 0x00100000
  1064. #define SDR0_SRST_EMAC0 0x00080000
  1065. #define SDR0_SRST_EMAC1 0x00040000
  1066. #define SDR0_SRST_CPM 0x00020000
  1067. #define SDR0_SRST_IMU 0x00010000
  1068. #define SDR0_SRST_UIC01 0x00008000
  1069. #define SDR0_SRST_UICB2 0x00004000
  1070. #define SDR0_SRST_SRAM 0x00002000
  1071. #define SDR0_SRST_EBM 0x00001000
  1072. #define SDR0_SRST_BGI 0x00000800
  1073. #define SDR0_SRST_DMA 0x00000400
  1074. #define SDR0_SRST_DMAC 0x00000200
  1075. #define SDR0_SRST_MAL 0x00000100
  1076. #define SDR0_SRST_ZMII 0x00000080
  1077. #define SDR0_SRST_GPTR 0x00000040
  1078. #define SDR0_SRST_PPM 0x00000020
  1079. #define SDR0_SRST_EMAC2 0x00000010
  1080. #define SDR0_SRST_EMAC3 0x00000008
  1081. #define SDR0_SRST_RGMII 0x00000001
  1082. /*-----------------------------------------------------------------------------+
  1083. | Clocking
  1084. +-----------------------------------------------------------------------------*/
  1085. #if !defined (CONFIG_440GX) && !defined(CONFIG_440EP) && !defined(CONFIG_440GR) && !defined(CONFIG_440SP)
  1086. #define PLLSYS0_TUNE_MASK 0xffc00000 /* PLL TUNE bits */
  1087. #define PLLSYS0_FB_DIV_MASK 0x003c0000 /* Feedback divisor */
  1088. #define PLLSYS0_FWD_DIV_A_MASK 0x00038000 /* Forward divisor A */
  1089. #define PLLSYS0_FWD_DIV_B_MASK 0x00007000 /* Forward divisor B */
  1090. #define PLLSYS0_OPB_DIV_MASK 0x00000c00 /* OPB divisor */
  1091. #define PLLSYS0_EPB_DIV_MASK 0x00000300 /* EPB divisor */
  1092. #define PLLSYS0_EXTSL_MASK 0x00000080 /* PerClk feedback path */
  1093. #define PLLSYS0_RW_MASK 0x00000060 /* ROM width */
  1094. #define PLLSYS0_RL_MASK 0x00000010 /* ROM location */
  1095. #define PLLSYS0_ZMII_SEL_MASK 0x0000000c /* ZMII selection */
  1096. #define PLLSYS0_BYPASS_MASK 0x00000002 /* Bypass PLL */
  1097. #define PLLSYS0_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
  1098. #define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
  1099. #define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
  1100. #define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
  1101. #define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
  1102. #else /* !CONFIG_440GX or CONFIG_440EP or CONFIG_440GR */
  1103. #define PLLSYS0_ENG_MASK 0x80000000 /* 0 = SysClk, 1 = PLL VCO */
  1104. #define PLLSYS0_SRC_MASK 0x40000000 /* 0 = PLL A, 1 = PLL B */
  1105. #define PLLSYS0_SEL_MASK 0x38000000 /* 0 = PLL, 1 = CPU, 5 = PerClk */
  1106. #define PLLSYS0_TUNE_MASK 0x07fe0000 /* PLL Tune bits */
  1107. #define PLLSYS0_FB_DIV_MASK 0x0001f000 /* Feedback divisor */
  1108. #define PLLSYS0_FWD_DIV_A_MASK 0x00000f00 /* Fwd Div A */
  1109. #define PLLSYS0_FWD_DIV_B_MASK 0x000000e0 /* Fwd Div B */
  1110. #define PLLSYS0_PRI_DIV_B_MASK 0x0000001c /* PLL Primary Divisor B */
  1111. #define PLLSYS0_OPB_DIV_MASK 0x00000003 /* OPB Divisor */
  1112. #define PLLC_ENG_MASK 0x20000000 /* PLL primary forward divisor source */
  1113. #define PLLC_SRC_MASK 0x20000000 /* PLL feedback source */
  1114. #define PLLD_FBDV_MASK 0x1f000000 /* PLL Feedback Divisor */
  1115. #define PLLD_FWDVA_MASK 0x000f0000 /* PLL Forward Divisor A */
  1116. #define PLLD_FWDVB_MASK 0x00000700 /* PLL Forward Divisor B */
  1117. #define PLLD_LFBDV_MASK 0x0000003f /* PLL Local Feedback Divisor */
  1118. #define OPBDDV_MASK 0x03000000 /* OPB Clock Divisor Register */
  1119. #define PERDV_MASK 0x07000000 /* Periferal Clock Divisor */
  1120. #define PRADV_MASK 0x07000000 /* Primary Divisor A */
  1121. #define PRBDV_MASK 0x07000000 /* Primary Divisor B */
  1122. #define SPCID_MASK 0x03000000 /* Sync PCI Divisor */
  1123. #define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
  1124. #define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
  1125. #define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
  1126. #define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
  1127. /* Strap 1 Register */
  1128. #define PLLSYS1_LF_DIV_MASK 0xfc000000 /* PLL Local Feedback Divisor */
  1129. #define PLLSYS1_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
  1130. #define PLLSYS1_MAL_DIV_MASK 0x00c00000 /* MAL Clk Divisor */
  1131. #define PLLSYS1_RW_MASK 0x00300000 /* ROM width */
  1132. #define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Addres reset vector */
  1133. #define PLLSYS1_PAE_MASK 0x00040000 /* PCI arbitor enable */
  1134. #define PLLSYS1_PCHE_MASK 0x00020000 /* PCI host config enable */
  1135. #define PLLSYS1_PISE_MASK 0x00010000 /* PCI init seq. enable */
  1136. #define PLLSYS1_PCWE_MASK 0x00008000 /* PCI local cpu wait enable */
  1137. #define PLLSYS1_PPIM_MASK 0x00007800 /* PCI inbound map */
  1138. #define PLLSYS1_PR64E_MASK 0x00000400 /* PCI init Req64 enable */
  1139. #define PLLSYS1_PXFS_MASK 0x00000300 /* PCI-X Freq Sel */
  1140. #define PLLSYS1_RSVD_MASK 0x00000080 /* RSVD */
  1141. #define PLLSYS1_PDM_MASK 0x00000040 /* PCI-X Driver Mode */
  1142. #define PLLSYS1_EPS_MASK 0x00000038 /* Ethernet Pin Select */
  1143. #define PLLSYS1_RMII_MASK 0x00000004 /* RMII Mode */
  1144. #define PLLSYS1_TRE_MASK 0x00000002 /* GPIO Trace Enable */
  1145. #define PLLSYS1_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
  1146. #endif /* CONFIG_440GX */
  1147. /*-----------------------------------------------------------------------------
  1148. | IIC Register Offsets
  1149. '----------------------------------------------------------------------------*/
  1150. #define IICMDBUF 0x00
  1151. #define IICSDBUF 0x02
  1152. #define IICLMADR 0x04
  1153. #define IICHMADR 0x05
  1154. #define IICCNTL 0x06
  1155. #define IICMDCNTL 0x07
  1156. #define IICSTS 0x08
  1157. #define IICEXTSTS 0x09
  1158. #define IICLSADR 0x0A
  1159. #define IICHSADR 0x0B
  1160. #define IICCLKDIV 0x0C
  1161. #define IICINTRMSK 0x0D
  1162. #define IICXFRCNT 0x0E
  1163. #define IICXTCNTLSS 0x0F
  1164. #define IICDIRECTCNTL 0x10
  1165. /*-----------------------------------------------------------------------------
  1166. | UART Register Offsets
  1167. '----------------------------------------------------------------------------*/
  1168. #define DATA_REG 0x00
  1169. #define DL_LSB 0x00
  1170. #define DL_MSB 0x01
  1171. #define INT_ENABLE 0x01
  1172. #define FIFO_CONTROL 0x02
  1173. #define LINE_CONTROL 0x03
  1174. #define MODEM_CONTROL 0x04
  1175. #define LINE_STATUS 0x05
  1176. #define MODEM_STATUS 0x06
  1177. #define SCRATCH 0x07
  1178. /*-----------------------------------------------------------------------------
  1179. | PCI Internal Registers et. al. (accessed via plb)
  1180. +----------------------------------------------------------------------------*/
  1181. #define PCIX0_CFGADR (CFG_PCI_BASE + 0x0ec00000)
  1182. #define PCIX0_CFGDATA (CFG_PCI_BASE + 0x0ec00004)
  1183. #define PCIX0_CFGBASE (CFG_PCI_BASE + 0x0ec80000)
  1184. #define PCIX0_IOBASE (CFG_PCI_BASE + 0x08000000)
  1185. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1186. /* PCI Local Configuration Registers
  1187. --------------------------------- */
  1188. #define PCI_MMIO_LCR_BASE (CFG_PCI_BASE + 0x0f400000) /* Real => 0x0EF400000 */
  1189. /* PCI Master Local Configuration Registers */
  1190. #define PCIX0_PMM0LA (PCI_MMIO_LCR_BASE + 0x00) /* PMM0 Local Address */
  1191. #define PCIX0_PMM0MA (PCI_MMIO_LCR_BASE + 0x04) /* PMM0 Mask/Attribute */
  1192. #define PCIX0_PMM0PCILA (PCI_MMIO_LCR_BASE + 0x08) /* PMM0 PCI Low Address */
  1193. #define PCIX0_PMM0PCIHA (PCI_MMIO_LCR_BASE + 0x0C) /* PMM0 PCI High Address */
  1194. #define PCIX0_PMM1LA (PCI_MMIO_LCR_BASE + 0x10) /* PMM1 Local Address */
  1195. #define PCIX0_PMM1MA (PCI_MMIO_LCR_BASE + 0x14) /* PMM1 Mask/Attribute */
  1196. #define PCIX0_PMM1PCILA (PCI_MMIO_LCR_BASE + 0x18) /* PMM1 PCI Low Address */
  1197. #define PCIX0_PMM1PCIHA (PCI_MMIO_LCR_BASE + 0x1C) /* PMM1 PCI High Address */
  1198. #define PCIX0_PMM2LA (PCI_MMIO_LCR_BASE + 0x20) /* PMM2 Local Address */
  1199. #define PCIX0_PMM2MA (PCI_MMIO_LCR_BASE + 0x24) /* PMM2 Mask/Attribute */
  1200. #define PCIX0_PMM2PCILA (PCI_MMIO_LCR_BASE + 0x28) /* PMM2 PCI Low Address */
  1201. #define PCIX0_PMM2PCIHA (PCI_MMIO_LCR_BASE + 0x2C) /* PMM2 PCI High Address */
  1202. /* PCI Target Local Configuration Registers */
  1203. #define PCIX0_PTM1MS (PCI_MMIO_LCR_BASE + 0x30) /* PTM1 Memory Size/Attribute */
  1204. #define PCIX0_PTM1LA (PCI_MMIO_LCR_BASE + 0x34) /* PTM1 Local Addr. Reg */
  1205. #define PCIX0_PTM2MS (PCI_MMIO_LCR_BASE + 0x38) /* PTM2 Memory Size/Attribute */
  1206. #define PCIX0_PTM2LA (PCI_MMIO_LCR_BASE + 0x3C) /* PTM2 Local Addr. Reg */
  1207. #else
  1208. #define PCIX0_VENDID (PCIX0_CFGBASE + PCI_VENDOR_ID )
  1209. #define PCIX0_DEVID (PCIX0_CFGBASE + PCI_DEVICE_ID )
  1210. #define PCIX0_CMD (PCIX0_CFGBASE + PCI_COMMAND )
  1211. #define PCIX0_STATUS (PCIX0_CFGBASE + PCI_STATUS )
  1212. #define PCIX0_REVID (PCIX0_CFGBASE + PCI_REVISION_ID )
  1213. #define PCIX0_CLS (PCIX0_CFGBASE + PCI_CLASS_CODE)
  1214. #define PCIX0_CACHELS (PCIX0_CFGBASE + PCI_CACHE_LINE_SIZE )
  1215. #define PCIX0_LATTIM (PCIX0_CFGBASE + PCI_LATENCY_TIMER )
  1216. #define PCIX0_HDTYPE (PCIX0_CFGBASE + PCI_HEADER_TYPE )
  1217. #define PCIX0_BIST (PCIX0_CFGBASE + PCI_BIST )
  1218. #define PCIX0_BAR0 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_0 )
  1219. #define PCIX0_BAR1 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_1 )
  1220. #define PCIX0_BAR2 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_2 )
  1221. #define PCIX0_BAR3 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_3 )
  1222. #define PCIX0_BAR4 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_4 )
  1223. #define PCIX0_BAR5 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_5 )
  1224. #define PCIX0_CISPTR (PCIX0_CFGBASE + PCI_CARDBUS_CIS )
  1225. #define PCIX0_SBSYSVID (PCIX0_CFGBASE + PCI_SUBSYSTEM_VENDOR_ID )
  1226. #define PCIX0_SBSYSID (PCIX0_CFGBASE + PCI_SUBSYSTEM_ID )
  1227. #define PCIX0_EROMBA (PCIX0_CFGBASE + PCI_ROM_ADDRESS )
  1228. #define PCIX0_CAP (PCIX0_CFGBASE + PCI_CAPABILITY_LIST )
  1229. #define PCIX0_RES0 (PCIX0_CFGBASE + 0x0035 )
  1230. #define PCIX0_RES1 (PCIX0_CFGBASE + 0x0036 )
  1231. #define PCIX0_RES2 (PCIX0_CFGBASE + 0x0038 )
  1232. #define PCIX0_INTLN (PCIX0_CFGBASE + PCI_INTERRUPT_LINE )
  1233. #define PCIX0_INTPN (PCIX0_CFGBASE + PCI_INTERRUPT_PIN )
  1234. #define PCIX0_MINGNT (PCIX0_CFGBASE + PCI_MIN_GNT )
  1235. #define PCIX0_MAXLTNCY (PCIX0_CFGBASE + PCI_MAX_LAT )
  1236. #define PCIX0_BRDGOPT1 (PCIX0_CFGBASE + 0x0040)
  1237. #define PCIX0_BRDGOPT2 (PCIX0_CFGBASE + 0x0044)
  1238. #define PCIX0_POM0LAL (PCIX0_CFGBASE + 0x0068)
  1239. #define PCIX0_POM0LAH (PCIX0_CFGBASE + 0x006c)
  1240. #define PCIX0_POM0SA (PCIX0_CFGBASE + 0x0070)
  1241. #define PCIX0_POM0PCIAL (PCIX0_CFGBASE + 0x0074)
  1242. #define PCIX0_POM0PCIAH (PCIX0_CFGBASE + 0x0078)
  1243. #define PCIX0_POM1LAL (PCIX0_CFGBASE + 0x007c)
  1244. #define PCIX0_POM1LAH (PCIX0_CFGBASE + 0x0080)
  1245. #define PCIX0_POM1SA (PCIX0_CFGBASE + 0x0084)
  1246. #define PCIX0_POM1PCIAL (PCIX0_CFGBASE + 0x0088)
  1247. #define PCIX0_POM1PCIAH (PCIX0_CFGBASE + 0x008c)
  1248. #define PCIX0_POM2SA (PCIX0_CFGBASE + 0x0090)
  1249. #define PCIX0_PIM0SA (PCIX0_CFGBASE + 0x0098)
  1250. #define PCIX0_PIM0LAL (PCIX0_CFGBASE + 0x009c)
  1251. #define PCIX0_PIM0LAH (PCIX0_CFGBASE + 0x00a0)
  1252. #define PCIX0_PIM1SA (PCIX0_CFGBASE + 0x00a4)
  1253. #define PCIX0_PIM1LAL (PCIX0_CFGBASE + 0x00a8)
  1254. #define PCIX0_PIM1LAH (PCIX0_CFGBASE + 0x00ac)
  1255. #define PCIX0_PIM2SA (PCIX0_CFGBASE + 0x00b0)
  1256. #define PCIX0_PIM2LAL (PCIX0_CFGBASE + 0x00b4)
  1257. #define PCIX0_PIM2LAH (PCIX0_CFGBASE + 0x00b8)
  1258. #define PCIX0_STS (PCIX0_CFGBASE + 0x00e0)
  1259. #endif /* !defined(CONFIG_440EP) !defined(CONFIG_440GR) */
  1260. /******************************************************************************
  1261. * GPIO macro register defines
  1262. ******************************************************************************/
  1263. #if defined(CONFIG_440GP)
  1264. #define GPIO_BASE0 (CFG_PERIPHERAL_BASE+0x00000700)
  1265. #define GPIO0_OR (GPIO_BASE0+0x0)
  1266. #define GPIO0_TCR (GPIO_BASE0+0x4)
  1267. #define GPIO0_ODR (GPIO_BASE0+0x18)
  1268. #define GPIO0_IR (GPIO_BASE0+0x1C)
  1269. #endif /* CONFIG_440GP */
  1270. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1271. #define GPIO_BASE0 (CFG_PERIPHERAL_BASE+0x00000B00)
  1272. #define GPIO_BASE1 (CFG_PERIPHERAL_BASE+0x00000C00)
  1273. #define GPIO0_OR (GPIO_BASE0+0x0)
  1274. #define GPIO0_TCR (GPIO_BASE0+0x4)
  1275. #define GPIO0_OSRL (GPIO_BASE0+0x8)
  1276. #define GPIO0_OSRH (GPIO_BASE0+0xC)
  1277. #define GPIO0_TSRL (GPIO_BASE0+0x10)
  1278. #define GPIO0_TSRH (GPIO_BASE0+0x14)
  1279. #define GPIO0_ODR (GPIO_BASE0+0x18)
  1280. #define GPIO0_IR (GPIO_BASE0+0x1C)
  1281. #define GPIO0_RR1 (GPIO_BASE0+0x20)
  1282. #define GPIO0_RR2 (GPIO_BASE0+0x24)
  1283. #define GPIO0_RR3 (GPIO_BASE0+0x28)
  1284. #define GPIO0_ISR1L (GPIO_BASE0+0x30)
  1285. #define GPIO0_ISR1H (GPIO_BASE0+0x34)
  1286. #define GPIO0_ISR2L (GPIO_BASE0+0x38)
  1287. #define GPIO0_ISR2H (GPIO_BASE0+0x3C)
  1288. #define GPIO0_ISR3L (GPIO_BASE0+0x40)
  1289. #define GPIO0_ISR3H (GPIO_BASE0+0x44)
  1290. #define GPIO1_OR (GPIO_BASE1+0x0)
  1291. #define GPIO1_TCR (GPIO_BASE1+0x4)
  1292. #define GPIO1_OSRL (GPIO_BASE1+0x8)
  1293. #define GPIO1_OSRH (GPIO_BASE1+0xC)
  1294. #define GPIO1_TSRL (GPIO_BASE1+0x10)
  1295. #define GPIO1_TSRH (GPIO_BASE1+0x14)
  1296. #define GPIO1_ODR (GPIO_BASE1+0x18)
  1297. #define GPIO1_IR (GPIO_BASE1+0x1C)
  1298. #define GPIO1_RR1 (GPIO_BASE1+0x20)
  1299. #define GPIO1_RR2 (GPIO_BASE1+0x24)
  1300. #define GPIO1_RR3 (GPIO_BASE1+0x28)
  1301. #define GPIO1_ISR1L (GPIO_BASE1+0x30)
  1302. #define GPIO1_ISR1H (GPIO_BASE1+0x34)
  1303. #define GPIO1_ISR2L (GPIO_BASE1+0x38)
  1304. #define GPIO1_ISR2H (GPIO_BASE1+0x3C)
  1305. #define GPIO1_ISR3L (GPIO_BASE1+0x40)
  1306. #define GPIO1_ISR3H (GPIO_BASE1+0x44)
  1307. #endif
  1308. /*
  1309. * Macros for accessing the indirect EBC registers
  1310. */
  1311. #define mtebc(reg, data) mtdcr(ebccfga,reg);mtdcr(ebccfgd,data)
  1312. #define mfebc(reg, data) mtdcr(ebccfga,reg);data = mfdcr(ebccfgd)
  1313. /*
  1314. * Macros for accessing the indirect SDRAM controller registers
  1315. */
  1316. #define mtsdram(reg, data) mtdcr(memcfga,reg);mtdcr(memcfgd,data)
  1317. #define mfsdram(reg, data) mtdcr(memcfga,reg);data = mfdcr(memcfgd)
  1318. /*
  1319. * Macros for accessing the indirect clocking controller registers
  1320. */
  1321. #define mtclk(reg, data) mtdcr(clkcfga,reg);mtdcr(clkcfgd,data)
  1322. #define mfclk(reg, data) mtdcr(clkcfga,reg);data = mfdcr(clkcfgd)
  1323. /*
  1324. * Macros for accessing the sdr controller registers
  1325. */
  1326. #define mtsdr(reg, data) mtdcr(sdrcfga,reg);mtdcr(sdrcfgd,data)
  1327. #define mfsdr(reg, data) mtdcr(sdrcfga,reg);data = mfdcr(sdrcfgd)
  1328. #ifndef __ASSEMBLY__
  1329. typedef struct {
  1330. unsigned long pllFwdDivA;
  1331. unsigned long pllFwdDivB;
  1332. unsigned long pllFbkDiv;
  1333. unsigned long pllOpbDiv;
  1334. unsigned long pllPciDiv;
  1335. unsigned long pllExtBusDiv;
  1336. unsigned long freqVCOMhz; /* in MHz */
  1337. unsigned long freqProcessor;
  1338. unsigned long freqTmrClk;
  1339. unsigned long freqPLB;
  1340. unsigned long freqOPB;
  1341. unsigned long freqEPB;
  1342. unsigned long freqPCI;
  1343. unsigned long pciIntArbEn; /* Internal PCI arbiter is enabled */
  1344. unsigned long pciClkSync; /* PCI clock is synchronous */
  1345. } PPC440_SYS_INFO;
  1346. #endif /* _ASMLANGUAGE */
  1347. #define RESET_VECTOR 0xfffffffc
  1348. #define CACHELINE_MASK (CFG_CACHELINE_SIZE - 1) /* Address mask for */
  1349. /* cache line aligned data. */
  1350. #endif /* __PPC440_H__ */