cpu.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. /*
  2. * (C) Copyright 2000-2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * CPU specific code
  25. *
  26. * written or collected and sometimes rewritten by
  27. * Magnus Damm <damm@bitsmart.com>
  28. *
  29. * minor modifications by
  30. * Wolfgang Denk <wd@denx.de>
  31. */
  32. #include <common.h>
  33. #include <watchdog.h>
  34. #include <command.h>
  35. #include <asm/cache.h>
  36. #include <ppc4xx.h>
  37. #if defined(CONFIG_440)
  38. #define FREQ_EBC (sys_info.freqEPB)
  39. #else
  40. #define FREQ_EBC (sys_info.freqPLB / sys_info.pllExtBusDiv)
  41. #endif
  42. #if defined(CONFIG_405GP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  43. #define PCI_ASYNC
  44. int pci_async_enabled(void)
  45. {
  46. #if defined(CONFIG_405GP)
  47. return (mfdcr(strap) & PSR_PCI_ASYNC_EN);
  48. #endif
  49. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  50. unsigned long val;
  51. mfsdr(cpc0_strp1, val);
  52. return (val & SDR0_SDSTP1_PAME_MASK);
  53. #endif
  54. }
  55. #endif
  56. #if defined(CONFIG_PCI)
  57. int pci_arbiter_enabled(void)
  58. {
  59. #if defined(CONFIG_405GP)
  60. return (mfdcr(strap) & PSR_PCI_ARBIT_EN);
  61. #endif
  62. #if defined(CONFIG_405EP)
  63. return (mfdcr(cpc0_pci) & CPC0_PCI_ARBIT_EN);
  64. #endif
  65. #if defined(CONFIG_440GP)
  66. return (mfdcr(cpc0_strp1) & CPC0_STRP1_PAE_MASK);
  67. #endif
  68. #if defined(CONFIG_440GX) || defined(CONFIG_440EP) || defined(CONFIG_440GR) || defined(CONFIG_440SP)
  69. unsigned long val;
  70. mfsdr(sdr_sdstp1, val);
  71. return (val & SDR0_SDSTP1_PAE_MASK);
  72. #endif
  73. }
  74. #endif
  75. #if defined(CONFIG_405EP)|| defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  76. defined(CONFIG_440GX) || defined(CONFIG_440SP)
  77. #define I2C_BOOTROM
  78. int i2c_bootrom_enabled(void)
  79. {
  80. #if defined(CONFIG_405EP)
  81. return (mfdcr(cpc0_boot) & CPC0_BOOT_SEP);
  82. #endif
  83. #if defined(CONFIG_440GX) || defined(CONFIG_440EP) || defined(CONFIG_440GR) || defined(CONFIG_440SP)
  84. unsigned long val;
  85. mfsdr(sdr_sdcs, val);
  86. return (val & SDR0_SDCS_SDD);
  87. #endif
  88. }
  89. #endif
  90. #if defined(CONFIG_440)
  91. static int do_chip_reset(unsigned long sys0, unsigned long sys1);
  92. #endif
  93. int checkcpu (void)
  94. {
  95. #if !defined(CONFIG_405) /* not used on Xilinx 405 FPGA implementations */
  96. DECLARE_GLOBAL_DATA_PTR;
  97. uint pvr = get_pvr();
  98. ulong clock = gd->cpu_clk;
  99. char buf[32];
  100. #if !defined(CONFIG_IOP480)
  101. sys_info_t sys_info;
  102. puts ("CPU: ");
  103. get_sys_info(&sys_info);
  104. puts("AMCC PowerPC 4");
  105. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || defined(CONFIG_405EP)
  106. puts("05");
  107. #endif
  108. #if defined(CONFIG_440)
  109. puts("40");
  110. #endif
  111. switch (pvr) {
  112. case PVR_405GP_RB:
  113. puts("GP Rev. B");
  114. break;
  115. case PVR_405GP_RC:
  116. puts("GP Rev. C");
  117. break;
  118. case PVR_405GP_RD:
  119. puts("GP Rev. D");
  120. break;
  121. #ifdef CONFIG_405GP
  122. case PVR_405GP_RE: /* 405GP rev E and 405CR rev C have same PVR */
  123. puts("GP Rev. E");
  124. break;
  125. #endif
  126. case PVR_405CR_RA:
  127. puts("CR Rev. A");
  128. break;
  129. case PVR_405CR_RB:
  130. puts("CR Rev. B");
  131. break;
  132. #ifdef CONFIG_405CR
  133. case PVR_405CR_RC: /* 405GP rev E and 405CR rev C have same PVR */
  134. puts("CR Rev. C");
  135. break;
  136. #endif
  137. case PVR_405GPR_RB:
  138. puts("GPr Rev. B");
  139. break;
  140. case PVR_405EP_RB:
  141. puts("EP Rev. B");
  142. break;
  143. #if defined(CONFIG_440)
  144. case PVR_440GP_RB:
  145. puts("GP Rev. B");
  146. /* See errata 1.12: CHIP_4 */
  147. if ((mfdcr(cpc0_sys0) != mfdcr(cpc0_strp0)) ||
  148. (mfdcr(cpc0_sys1) != mfdcr(cpc0_strp1)) ){
  149. puts ( "\n\t CPC0_SYSx DCRs corrupted. "
  150. "Resetting chip ...\n");
  151. udelay( 1000 * 1000 ); /* Give time for serial buf to clear */
  152. do_chip_reset ( mfdcr(cpc0_strp0),
  153. mfdcr(cpc0_strp1) );
  154. }
  155. break;
  156. case PVR_440GP_RC:
  157. puts("GP Rev. C");
  158. break;
  159. case PVR_440GX_RA:
  160. puts("GX Rev. A");
  161. break;
  162. case PVR_440GX_RB:
  163. puts("GX Rev. B");
  164. break;
  165. case PVR_440GX_RC:
  166. puts("GX Rev. C");
  167. break;
  168. case PVR_440GX_RF:
  169. puts("GX Rev. F");
  170. break;
  171. case PVR_440EP_RA:
  172. puts("EP Rev. A");
  173. break;
  174. #ifdef CONFIG_440EP
  175. case PVR_440EP_RB: /* 440EP rev B and 440GR rev A have same PVR */
  176. puts("EP Rev. B");
  177. break;
  178. #endif /* CONFIG_440EP */
  179. #ifdef CONFIG_440GR
  180. case PVR_440GR_RA: /* 440EP rev B and 440GR rev A have same PVR */
  181. puts("GR Rev. A");
  182. break;
  183. #endif /* CONFIG_440GR */
  184. #endif /* CONFIG_440 */
  185. case PVR_440SP_RA:
  186. puts("SP Rev. A");
  187. break;
  188. case PVR_440SP_RB:
  189. puts("SP Rev. B");
  190. break;
  191. default:
  192. printf (" UNKNOWN (PVR=%08x)", pvr);
  193. break;
  194. }
  195. printf (" at %s MHz (PLB=%lu, OPB=%lu, EBC=%lu MHz)\n", strmhz(buf, clock),
  196. sys_info.freqPLB / 1000000,
  197. sys_info.freqPLB / sys_info.pllOpbDiv / 1000000,
  198. FREQ_EBC / 1000000);
  199. #if defined(I2C_BOOTROM)
  200. printf (" I2C boot EEPROM %sabled\n", i2c_bootrom_enabled() ? "en" : "dis");
  201. #endif
  202. #if defined(CONFIG_PCI)
  203. printf (" Internal PCI arbiter %sabled", pci_arbiter_enabled() ? "en" : "dis");
  204. #endif
  205. #if defined(PCI_ASYNC)
  206. if (pci_async_enabled()) {
  207. printf (", PCI async ext clock used");
  208. } else {
  209. printf (", PCI sync clock at %lu MHz",
  210. sys_info.freqPLB / sys_info.pllPciDiv / 1000000);
  211. }
  212. #endif
  213. #if defined(CONFIG_PCI)
  214. putc('\n');
  215. #endif
  216. #if defined(CONFIG_405EP)
  217. printf (" 16 kB I-Cache 16 kB D-Cache");
  218. #elif defined(CONFIG_440)
  219. printf (" 32 kB I-Cache 32 kB D-Cache");
  220. #else
  221. printf (" 16 kB I-Cache %d kB D-Cache",
  222. ((pvr | 0x00000001) == PVR_405GPR_RB) ? 16 : 8);
  223. #endif
  224. #endif /* !defined(CONFIG_IOP480) */
  225. #if defined(CONFIG_IOP480)
  226. printf ("PLX IOP480 (PVR=%08x)", pvr);
  227. printf (" at %s MHz:", strmhz(buf, clock));
  228. printf (" %u kB I-Cache", 4);
  229. printf (" %u kB D-Cache", 2);
  230. #endif
  231. #endif /* !defined(CONFIG_405) */
  232. putc ('\n');
  233. return 0;
  234. }
  235. /* ------------------------------------------------------------------------- */
  236. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  237. {
  238. #if defined(CONFIG_YOSEMITE) || defined(CONFIG_YELLOWSTONE)
  239. /*give reset to BCSR*/
  240. *(unsigned char*)(CFG_BCSR_BASE | 0x06) = 0x09;
  241. #else
  242. /*
  243. * Initiate system reset in debug control register DBCR
  244. */
  245. __asm__ __volatile__("lis 3, 0x3000" ::: "r3");
  246. #if defined(CONFIG_440)
  247. __asm__ __volatile__("mtspr 0x134, 3");
  248. #else
  249. __asm__ __volatile__("mtspr 0x3f2, 3");
  250. #endif
  251. #endif/* defined(CONFIG_YOSEMITE) || defined(CONFIG_YELLOWSTONE)*/
  252. return 1;
  253. }
  254. #if defined(CONFIG_440)
  255. static int do_chip_reset (unsigned long sys0, unsigned long sys1)
  256. {
  257. /* Changes to cpc0_sys0 and cpc0_sys1 require chip
  258. * reset.
  259. */
  260. mtdcr (cntrl0, mfdcr (cntrl0) | 0x80000000); /* Set SWE */
  261. mtdcr (cpc0_sys0, sys0);
  262. mtdcr (cpc0_sys1, sys1);
  263. mtdcr (cntrl0, mfdcr (cntrl0) & ~0x80000000); /* Clr SWE */
  264. mtspr (dbcr0, 0x20000000); /* Reset the chip */
  265. return 1;
  266. }
  267. #endif
  268. /*
  269. * Get timebase clock frequency
  270. */
  271. unsigned long get_tbclk (void)
  272. {
  273. #if !defined(CONFIG_IOP480)
  274. sys_info_t sys_info;
  275. get_sys_info(&sys_info);
  276. return (sys_info.freqProcessor);
  277. #else
  278. return (66000000);
  279. #endif
  280. }
  281. #if defined(CONFIG_WATCHDOG)
  282. void
  283. watchdog_reset(void)
  284. {
  285. int re_enable = disable_interrupts();
  286. reset_4xx_watchdog();
  287. if (re_enable) enable_interrupts();
  288. }
  289. void
  290. reset_4xx_watchdog(void)
  291. {
  292. /*
  293. * Clear TSR(WIS) bit
  294. */
  295. mtspr(tsr, 0x40000000);
  296. }
  297. #endif /* CONFIG_WATCHDOG */