system.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275
  1. #ifndef __ASM_SH_SYSTEM_H
  2. #define __ASM_SH_SYSTEM_H
  3. /*
  4. * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
  5. * Copyright (C) 2002 Paul Mundt
  6. *
  7. * from linux kernel code.
  8. */
  9. #include <linux/irqflags.h>
  10. #include <asm/types.h>
  11. /*
  12. * switch_to() should switch tasks to task nr n, first
  13. */
  14. #define switch_to(prev, next, last) do { \
  15. struct task_struct *__last; \
  16. register unsigned long *__ts1 __asm__ ("r1") = &prev->thread.sp; \
  17. register unsigned long *__ts2 __asm__ ("r2") = &prev->thread.pc; \
  18. register unsigned long *__ts4 __asm__ ("r4") = (unsigned long *)prev; \
  19. register unsigned long *__ts5 __asm__ ("r5") = (unsigned long *)next; \
  20. register unsigned long *__ts6 __asm__ ("r6") = &next->thread.sp; \
  21. register unsigned long __ts7 __asm__ ("r7") = next->thread.pc; \
  22. __asm__ __volatile__ (".balign 4\n\t" \
  23. "stc.l gbr, @-r15\n\t" \
  24. "sts.l pr, @-r15\n\t" \
  25. "mov.l r8, @-r15\n\t" \
  26. "mov.l r9, @-r15\n\t" \
  27. "mov.l r10, @-r15\n\t" \
  28. "mov.l r11, @-r15\n\t" \
  29. "mov.l r12, @-r15\n\t" \
  30. "mov.l r13, @-r15\n\t" \
  31. "mov.l r14, @-r15\n\t" \
  32. "mov.l r15, @r1 ! save SP\n\t" \
  33. "mov.l @r6, r15 ! change to new stack\n\t" \
  34. "mova 1f, %0\n\t" \
  35. "mov.l %0, @r2 ! save PC\n\t" \
  36. "mov.l 2f, %0\n\t" \
  37. "jmp @%0 ! call __switch_to\n\t" \
  38. " lds r7, pr ! with return to new PC\n\t" \
  39. ".balign 4\n" \
  40. "2:\n\t" \
  41. ".long __switch_to\n" \
  42. "1:\n\t" \
  43. "mov.l @r15+, r14\n\t" \
  44. "mov.l @r15+, r13\n\t" \
  45. "mov.l @r15+, r12\n\t" \
  46. "mov.l @r15+, r11\n\t" \
  47. "mov.l @r15+, r10\n\t" \
  48. "mov.l @r15+, r9\n\t" \
  49. "mov.l @r15+, r8\n\t" \
  50. "lds.l @r15+, pr\n\t" \
  51. "ldc.l @r15+, gbr\n\t" \
  52. : "=z" (__last) \
  53. : "r" (__ts1), "r" (__ts2), "r" (__ts4), \
  54. "r" (__ts5), "r" (__ts6), "r" (__ts7) \
  55. : "r3", "t"); \
  56. last = __last; \
  57. } while (0)
  58. /*
  59. * On SMP systems, when the scheduler does migration-cost autodetection,
  60. * it needs a way to flush as much of the CPU's caches as possible.
  61. *
  62. * TODO: fill this in!
  63. */
  64. static inline void sched_cacheflush(void)
  65. {
  66. }
  67. #ifdef CONFIG_CPU_SH4A
  68. #define __icbi() \
  69. { \
  70. unsigned long __addr; \
  71. __addr = 0xa8000000; \
  72. __asm__ __volatile__( \
  73. "icbi %0\n\t" \
  74. : /* no output */ \
  75. : "m" (__m(__addr))); \
  76. }
  77. #endif
  78. static inline unsigned long tas(volatile int *m)
  79. {
  80. unsigned long retval;
  81. __asm__ __volatile__ ("tas.b @%1\n\t"
  82. "movt %0"
  83. : "=r" (retval): "r" (m): "t", "memory");
  84. return retval;
  85. }
  86. /*
  87. * A brief note on ctrl_barrier(), the control register write barrier.
  88. *
  89. * Legacy SH cores typically require a sequence of 8 nops after
  90. * modification of a control register in order for the changes to take
  91. * effect. On newer cores (like the sh4a and sh5) this is accomplished
  92. * with icbi.
  93. *
  94. * Also note that on sh4a in the icbi case we can forego a synco for the
  95. * write barrier, as it's not necessary for control registers.
  96. *
  97. * Historically we have only done this type of barrier for the MMUCR, but
  98. * it's also necessary for the CCR, so we make it generic here instead.
  99. */
  100. #ifdef CONFIG_CPU_SH4A
  101. #define mb() __asm__ __volatile__ ("synco": : :"memory")
  102. #define rmb() mb()
  103. #define wmb() __asm__ __volatile__ ("synco": : :"memory")
  104. #define ctrl_barrier() __icbi()
  105. #define read_barrier_depends() do { } while(0)
  106. #else
  107. #define mb() __asm__ __volatile__ ("": : :"memory")
  108. #define rmb() mb()
  109. #define wmb() __asm__ __volatile__ ("": : :"memory")
  110. #define ctrl_barrier() __asm__ __volatile__ ("nop;nop;nop;nop;nop;nop;nop;nop")
  111. #define read_barrier_depends() do { } while(0)
  112. #endif
  113. #ifdef CONFIG_SMP
  114. #define smp_mb() mb()
  115. #define smp_rmb() rmb()
  116. #define smp_wmb() wmb()
  117. #define smp_read_barrier_depends() read_barrier_depends()
  118. #else
  119. #define smp_mb() barrier()
  120. #define smp_rmb() barrier()
  121. #define smp_wmb() barrier()
  122. #define smp_read_barrier_depends() do { } while(0)
  123. #endif
  124. #define set_mb(var, value) do { xchg(&var, value); } while (0)
  125. /*
  126. * Jump to P2 area.
  127. * When handling TLB or caches, we need to do it from P2 area.
  128. */
  129. #define jump_to_P2() \
  130. do { \
  131. unsigned long __dummy; \
  132. __asm__ __volatile__( \
  133. "mov.l 1f, %0\n\t" \
  134. "or %1, %0\n\t" \
  135. "jmp @%0\n\t" \
  136. " nop\n\t" \
  137. ".balign 4\n" \
  138. "1: .long 2f\n" \
  139. "2:" \
  140. : "=&r" (__dummy) \
  141. : "r" (0x20000000)); \
  142. } while (0)
  143. /*
  144. * Back to P1 area.
  145. */
  146. #define back_to_P1() \
  147. do { \
  148. unsigned long __dummy; \
  149. ctrl_barrier(); \
  150. __asm__ __volatile__( \
  151. "mov.l 1f, %0\n\t" \
  152. "jmp @%0\n\t" \
  153. " nop\n\t" \
  154. ".balign 4\n" \
  155. "1: .long 2f\n" \
  156. "2:" \
  157. : "=&r" (__dummy)); \
  158. } while (0)
  159. static inline unsigned long xchg_u32(volatile u32 *m, unsigned long val)
  160. {
  161. unsigned long flags, retval;
  162. local_irq_save(flags);
  163. retval = *m;
  164. *m = val;
  165. local_irq_restore(flags);
  166. return retval;
  167. }
  168. static inline unsigned long xchg_u8(volatile u8 *m, unsigned long val)
  169. {
  170. unsigned long flags, retval;
  171. local_irq_save(flags);
  172. retval = *m;
  173. *m = val & 0xff;
  174. local_irq_restore(flags);
  175. return retval;
  176. }
  177. extern void __xchg_called_with_bad_pointer(void);
  178. #define __xchg(ptr, x, size) \
  179. ({ \
  180. unsigned long __xchg__res; \
  181. volatile void *__xchg_ptr = (ptr); \
  182. switch (size) { \
  183. case 4: \
  184. __xchg__res = xchg_u32(__xchg_ptr, x); \
  185. break; \
  186. case 1: \
  187. __xchg__res = xchg_u8(__xchg_ptr, x); \
  188. break; \
  189. default: \
  190. __xchg_called_with_bad_pointer(); \
  191. __xchg__res = x; \
  192. break; \
  193. } \
  194. \
  195. __xchg__res; \
  196. })
  197. #define xchg(ptr,x) \
  198. ((__typeof__(*(ptr)))__xchg((ptr),(unsigned long)(x), sizeof(*(ptr))))
  199. static inline unsigned long __cmpxchg_u32(volatile int * m, unsigned long old,
  200. unsigned long new)
  201. {
  202. __u32 retval;
  203. unsigned long flags;
  204. local_irq_save(flags);
  205. retval = *m;
  206. if (retval == old)
  207. *m = new;
  208. local_irq_restore(flags); /* implies memory barrier */
  209. return retval;
  210. }
  211. /* This function doesn't exist, so you'll get a linker error
  212. * if something tries to do an invalid cmpxchg(). */
  213. extern void __cmpxchg_called_with_bad_pointer(void);
  214. #define __HAVE_ARCH_CMPXCHG 1
  215. static inline unsigned long __cmpxchg(volatile void * ptr, unsigned long old,
  216. unsigned long new, int size)
  217. {
  218. switch (size) {
  219. case 4:
  220. return __cmpxchg_u32(ptr, old, new);
  221. }
  222. __cmpxchg_called_with_bad_pointer();
  223. return old;
  224. }
  225. #define cmpxchg(ptr,o,n) \
  226. ({ \
  227. __typeof__(*(ptr)) _o_ = (o); \
  228. __typeof__(*(ptr)) _n_ = (n); \
  229. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  230. (unsigned long)_n_, sizeof(*(ptr))); \
  231. })
  232. extern void *set_exception_table_vec(unsigned int vec, void *handler);
  233. static inline void *set_exception_table_evt(unsigned int evt, void *handler)
  234. {
  235. return set_exception_table_vec(evt >> 5, handler);
  236. }
  237. /* XXX
  238. * disable hlt during certain critical i/o operations
  239. */
  240. #define HAVE_DISABLE_HLT
  241. void disable_hlt(void);
  242. void enable_hlt(void);
  243. #define arch_align_stack(x) (x)
  244. #endif