speed.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <ppc_asm.tmpl>
  25. #include <ppc4xx.h>
  26. #include <asm/processor.h>
  27. /* ------------------------------------------------------------------------- */
  28. #define ONE_BILLION 1000000000
  29. #if defined(CONFIG_405GP) || defined(CONFIG_405CR)
  30. void get_sys_info (PPC405_SYS_INFO * sysInfo)
  31. {
  32. unsigned long pllmr;
  33. unsigned long sysClkPeriodPs = ONE_BILLION / (CONFIG_SYS_CLK_FREQ / 1000);
  34. uint pvr = get_pvr();
  35. unsigned long psr;
  36. unsigned long m;
  37. /*
  38. * Read PLL Mode register
  39. */
  40. pllmr = mfdcr (pllmd);
  41. /*
  42. * Read Pin Strapping register
  43. */
  44. psr = mfdcr (strap);
  45. /*
  46. * Determine FWD_DIV.
  47. */
  48. sysInfo->pllFwdDiv = 8 - ((pllmr & PLLMR_FWD_DIV_MASK) >> 29);
  49. /*
  50. * Determine FBK_DIV.
  51. */
  52. sysInfo->pllFbkDiv = ((pllmr & PLLMR_FB_DIV_MASK) >> 25);
  53. if (sysInfo->pllFbkDiv == 0) {
  54. sysInfo->pllFbkDiv = 16;
  55. }
  56. /*
  57. * Determine PLB_DIV.
  58. */
  59. sysInfo->pllPlbDiv = ((pllmr & PLLMR_CPU_TO_PLB_MASK) >> 17) + 1;
  60. /*
  61. * Determine PCI_DIV.
  62. */
  63. sysInfo->pllPciDiv = ((pllmr & PLLMR_PCI_TO_PLB_MASK) >> 13) + 1;
  64. /*
  65. * Determine EXTBUS_DIV.
  66. */
  67. sysInfo->pllExtBusDiv = ((pllmr & PLLMR_EXB_TO_PLB_MASK) >> 11) + 2;
  68. /*
  69. * Determine OPB_DIV.
  70. */
  71. sysInfo->pllOpbDiv = ((pllmr & PLLMR_OPB_TO_PLB_MASK) >> 15) + 1;
  72. /*
  73. * Check if PPC405GPr used (mask minor revision field)
  74. */
  75. if ((pvr & 0xfffffff0) == (PVR_405GPR_RB & 0xfffffff0)) {
  76. /*
  77. * Determine FWD_DIV B (only PPC405GPr with new mode strapping).
  78. */
  79. sysInfo->pllFwdDivB = 8 - (pllmr & PLLMR_FWDB_DIV_MASK);
  80. /*
  81. * Determine factor m depending on PLL feedback clock source
  82. */
  83. if (!(psr & PSR_PCI_ASYNC_EN)) {
  84. if (psr & PSR_NEW_MODE_EN) {
  85. /*
  86. * sync pci clock used as feedback (new mode)
  87. */
  88. m = 1 * sysInfo->pllFwdDivB * 2 * sysInfo->pllPciDiv;
  89. } else {
  90. /*
  91. * sync pci clock used as feedback (legacy mode)
  92. */
  93. m = 1 * sysInfo->pllFwdDivB * sysInfo->pllPlbDiv * sysInfo->pllPciDiv;
  94. }
  95. } else if (psr & PSR_NEW_MODE_EN) {
  96. if (psr & PSR_PERCLK_SYNC_MODE_EN) {
  97. /*
  98. * PerClk used as feedback (new mode)
  99. */
  100. m = 1 * sysInfo->pllFwdDivB * 2 * sysInfo->pllExtBusDiv;
  101. } else {
  102. /*
  103. * CPU clock used as feedback (new mode)
  104. */
  105. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDiv;
  106. }
  107. } else if (sysInfo->pllExtBusDiv == sysInfo->pllFbkDiv) {
  108. /*
  109. * PerClk used as feedback (legacy mode)
  110. */
  111. m = 1 * sysInfo->pllFwdDivB * sysInfo->pllPlbDiv * sysInfo->pllExtBusDiv;
  112. } else {
  113. /*
  114. * PLB clock used as feedback (legacy mode)
  115. */
  116. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivB * sysInfo->pllPlbDiv;
  117. }
  118. sysInfo->freqVCOHz = (1000000000000LL * (unsigned long long)m) /
  119. (unsigned long long)sysClkPeriodPs;
  120. sysInfo->freqProcessor = sysInfo->freqVCOHz / sysInfo->pllFwdDiv;
  121. sysInfo->freqPLB = sysInfo->freqVCOHz / (sysInfo->pllFwdDivB * sysInfo->pllPlbDiv);
  122. } else {
  123. /*
  124. * Check pllFwdDiv to see if running in bypass mode where the CPU speed
  125. * is equal to the 405GP SYS_CLK_FREQ. If not in bypass mode, check VCO
  126. * to make sure it is within the proper range.
  127. * spec: VCO = SYS_CLOCK x FBKDIV x PLBDIV x FWDDIV
  128. * Note freqVCO is calculated in Mhz to avoid errors introduced by rounding.
  129. */
  130. if (sysInfo->pllFwdDiv == 1) {
  131. sysInfo->freqProcessor = CONFIG_SYS_CLK_FREQ;
  132. sysInfo->freqPLB = CONFIG_SYS_CLK_FREQ / sysInfo->pllPlbDiv;
  133. } else {
  134. sysInfo->freqVCOHz = ( 1000000000000LL *
  135. (unsigned long long)sysInfo->pllFwdDiv *
  136. (unsigned long long)sysInfo->pllFbkDiv *
  137. (unsigned long long)sysInfo->pllPlbDiv
  138. ) / (unsigned long long)sysClkPeriodPs;
  139. sysInfo->freqPLB = (ONE_BILLION / ((sysClkPeriodPs * 10) /
  140. sysInfo->pllFbkDiv)) * 10000;
  141. sysInfo->freqProcessor = sysInfo->freqPLB * sysInfo->pllPlbDiv;
  142. }
  143. }
  144. }
  145. /********************************************
  146. * get_OPB_freq
  147. * return OPB bus freq in Hz
  148. *********************************************/
  149. ulong get_OPB_freq (void)
  150. {
  151. ulong val = 0;
  152. PPC405_SYS_INFO sys_info;
  153. get_sys_info (&sys_info);
  154. val = sys_info.freqPLB / sys_info.pllOpbDiv;
  155. return val;
  156. }
  157. /********************************************
  158. * get_PCI_freq
  159. * return PCI bus freq in Hz
  160. *********************************************/
  161. ulong get_PCI_freq (void)
  162. {
  163. ulong val;
  164. PPC405_SYS_INFO sys_info;
  165. get_sys_info (&sys_info);
  166. val = sys_info.freqPLB / sys_info.pllPciDiv;
  167. return val;
  168. }
  169. #elif defined(CONFIG_440)
  170. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  171. void get_sys_info (sys_info_t *sysInfo)
  172. {
  173. unsigned long temp;
  174. unsigned long reg;
  175. unsigned long lfdiv;
  176. unsigned long m;
  177. unsigned long prbdv0;
  178. /*
  179. WARNING: ASSUMES the following:
  180. ENG=1
  181. PRADV0=1
  182. PRBDV0=1
  183. */
  184. /* Decode CPR0_PLLD0 for divisors */
  185. mfclk(clk_plld, reg);
  186. temp = (reg & PLLD_FWDVA_MASK) >> 16;
  187. sysInfo->pllFwdDivA = temp ? temp : 16;
  188. temp = (reg & PLLD_FWDVB_MASK) >> 8;
  189. sysInfo->pllFwdDivB = temp ? temp: 8 ;
  190. temp = (reg & PLLD_FBDV_MASK) >> 24;
  191. sysInfo->pllFbkDiv = temp ? temp : 32;
  192. lfdiv = reg & PLLD_LFBDV_MASK;
  193. mfclk(clk_opbd, reg);
  194. temp = (reg & OPBDDV_MASK) >> 24;
  195. sysInfo->pllOpbDiv = temp ? temp : 4;
  196. mfclk(clk_perd, reg);
  197. temp = (reg & PERDV_MASK) >> 24;
  198. sysInfo->pllExtBusDiv = temp ? temp : 8;
  199. mfclk(clk_primbd, reg);
  200. temp = (reg & PRBDV_MASK) >> 24;
  201. prbdv0 = temp ? temp : 8;
  202. mfclk(clk_spcid, reg);
  203. temp = (reg & SPCID_MASK) >> 24;
  204. sysInfo->pllPciDiv = temp ? temp : 4;
  205. /* Calculate 'M' based on feedback source */
  206. mfsdr(sdr_sdstp0, reg);
  207. temp = (reg & PLLSYS0_SEL_MASK) >> 27;
  208. if (temp == 0) { /* PLL output */
  209. /* Figure which pll to use */
  210. mfclk(clk_pllc, reg);
  211. temp = (reg & PLLC_SRC_MASK) >> 29;
  212. if (!temp) /* PLLOUTA */
  213. m = sysInfo->pllFbkDiv * lfdiv * sysInfo->pllFwdDivA;
  214. else /* PLLOUTB */
  215. m = sysInfo->pllFbkDiv * lfdiv * sysInfo->pllFwdDivB;
  216. }
  217. else if (temp == 1) /* CPU output */
  218. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivA;
  219. else /* PerClk */
  220. m = sysInfo->pllExtBusDiv * sysInfo->pllOpbDiv * sysInfo->pllFwdDivB;
  221. /* Now calculate the individual clocks */
  222. sysInfo->freqVCOMhz = (m * CONFIG_SYS_CLK_FREQ) + (m>>1);
  223. sysInfo->freqProcessor = sysInfo->freqVCOMhz/sysInfo->pllFwdDivA;
  224. sysInfo->freqPLB = sysInfo->freqVCOMhz/sysInfo->pllFwdDivB/prbdv0;
  225. sysInfo->freqOPB = sysInfo->freqPLB/sysInfo->pllOpbDiv;
  226. sysInfo->freqEPB = sysInfo->freqPLB/sysInfo->pllExtBusDiv;
  227. sysInfo->freqPCI = sysInfo->freqPLB/sysInfo->pllPciDiv;
  228. /* Figure which timer source to use */
  229. if (mfspr(ccr1) & 0x0080) { /* External Clock, assume same as SYS_CLK */
  230. temp = sysInfo->freqProcessor / 2; /* Max extern clock speed */
  231. if (CONFIG_SYS_CLK_FREQ > temp)
  232. sysInfo->freqTmrClk = temp;
  233. else
  234. sysInfo->freqTmrClk = CONFIG_SYS_CLK_FREQ;
  235. }
  236. else /* Internal clock */
  237. sysInfo->freqTmrClk = sysInfo->freqProcessor;
  238. }
  239. /********************************************
  240. * get_PCI_freq
  241. * return PCI bus freq in Hz
  242. *********************************************/
  243. ulong get_PCI_freq (void)
  244. {
  245. sys_info_t sys_info;
  246. get_sys_info (&sys_info);
  247. return sys_info.freqPCI;
  248. }
  249. #elif !defined(CONFIG_440GX)
  250. void get_sys_info (sys_info_t * sysInfo)
  251. {
  252. unsigned long strp0;
  253. unsigned long temp;
  254. unsigned long m;
  255. /* Extract configured divisors */
  256. strp0 = mfdcr( cpc0_strp0 );
  257. sysInfo->pllFwdDivA = 8 - ((strp0 & PLLSYS0_FWD_DIV_A_MASK) >> 15);
  258. sysInfo->pllFwdDivB = 8 - ((strp0 & PLLSYS0_FWD_DIV_B_MASK) >> 12);
  259. temp = (strp0 & PLLSYS0_FB_DIV_MASK) >> 18;
  260. sysInfo->pllFbkDiv = temp ? temp : 16;
  261. sysInfo->pllOpbDiv = 1 + ((strp0 & PLLSYS0_OPB_DIV_MASK) >> 10);
  262. sysInfo->pllExtBusDiv = 1 + ((strp0 & PLLSYS0_EPB_DIV_MASK) >> 8);
  263. /* Calculate 'M' based on feedback source */
  264. if( strp0 & PLLSYS0_EXTSL_MASK )
  265. m = sysInfo->pllExtBusDiv * sysInfo->pllOpbDiv * sysInfo->pllFwdDivB;
  266. else
  267. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivA;
  268. /* Now calculate the individual clocks */
  269. sysInfo->freqVCOMhz = (m * CONFIG_SYS_CLK_FREQ) + (m>>1);
  270. sysInfo->freqProcessor = sysInfo->freqVCOMhz/sysInfo->pllFwdDivA;
  271. sysInfo->freqPLB = sysInfo->freqVCOMhz/sysInfo->pllFwdDivB;
  272. if( get_pvr() == PVR_440GP_RB ) /* Rev B divs an extra 2 -- geez! */
  273. sysInfo->freqPLB >>= 1;
  274. sysInfo->freqOPB = sysInfo->freqPLB/sysInfo->pllOpbDiv;
  275. sysInfo->freqEPB = sysInfo->freqOPB/sysInfo->pllExtBusDiv;
  276. }
  277. #else
  278. void get_sys_info (sys_info_t * sysInfo)
  279. {
  280. unsigned long strp0;
  281. unsigned long strp1;
  282. unsigned long temp;
  283. unsigned long temp1;
  284. unsigned long lfdiv;
  285. unsigned long m;
  286. unsigned long prbdv0;
  287. /* Extract configured divisors */
  288. mfsdr( sdr_sdstp0,strp0 );
  289. mfsdr( sdr_sdstp1,strp1 );
  290. temp = ((strp0 & PLLSYS0_FWD_DIV_A_MASK) >> 8);
  291. sysInfo->pllFwdDivA = temp ? temp : 16 ;
  292. temp = ((strp0 & PLLSYS0_FWD_DIV_B_MASK) >> 5);
  293. sysInfo->pllFwdDivB = temp ? temp: 8 ;
  294. temp = (strp0 & PLLSYS0_FB_DIV_MASK) >> 12;
  295. sysInfo->pllFbkDiv = temp ? temp : 32;
  296. temp = (strp0 & PLLSYS0_OPB_DIV_MASK);
  297. sysInfo->pllOpbDiv = temp ? temp : 4;
  298. temp = (strp1 & PLLSYS1_PERCLK_DIV_MASK) >> 24;
  299. sysInfo->pllExtBusDiv = temp ? temp : 4;
  300. prbdv0 = (strp0 >> 2) & 0x7;
  301. /* Calculate 'M' based on feedback source */
  302. temp = (strp0 & PLLSYS0_SEL_MASK) >> 27;
  303. temp1 = (strp1 & PLLSYS1_LF_DIV_MASK) >> 26;
  304. lfdiv = temp1 ? temp1 : 64;
  305. if (temp == 0) { /* PLL output */
  306. /* Figure which pll to use */
  307. temp = (strp0 & PLLSYS0_SRC_MASK) >> 30;
  308. if (!temp)
  309. m = sysInfo->pllFbkDiv * lfdiv * sysInfo->pllFwdDivA;
  310. else
  311. m = sysInfo->pllFbkDiv * lfdiv * sysInfo->pllFwdDivB;
  312. }
  313. else if (temp == 1) /* CPU output */
  314. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivA;
  315. else /* PerClk */
  316. m = sysInfo->pllExtBusDiv * sysInfo->pllOpbDiv * sysInfo->pllFwdDivB;
  317. /* Now calculate the individual clocks */
  318. sysInfo->freqVCOMhz = (m * CONFIG_SYS_CLK_FREQ) + (m>>1);
  319. sysInfo->freqProcessor = sysInfo->freqVCOMhz/sysInfo->pllFwdDivA;
  320. sysInfo->freqPLB = sysInfo->freqVCOMhz/sysInfo->pllFwdDivB/prbdv0;
  321. sysInfo->freqOPB = sysInfo->freqPLB/sysInfo->pllOpbDiv;
  322. sysInfo->freqEPB = sysInfo->freqOPB/sysInfo->pllExtBusDiv;
  323. }
  324. #endif
  325. ulong get_OPB_freq (void)
  326. {
  327. sys_info_t sys_info;
  328. get_sys_info (&sys_info);
  329. return sys_info.freqOPB;
  330. }
  331. #elif defined(CONFIG_XILINX_ML300)
  332. extern void get_sys_info (sys_info_t * sysInfo);
  333. extern ulong get_PCI_freq (void);
  334. #elif defined(CONFIG_405)
  335. void get_sys_info (sys_info_t * sysInfo) {
  336. sysInfo->freqVCOMhz=3125000;
  337. sysInfo->freqProcessor=12*1000*1000;
  338. sysInfo->freqPLB=50*1000*1000;
  339. sysInfo->freqPCI=66*1000*1000;
  340. }
  341. #elif defined(CONFIG_405EP)
  342. void get_sys_info (PPC405_SYS_INFO * sysInfo)
  343. {
  344. unsigned long pllmr0;
  345. unsigned long pllmr1;
  346. unsigned long sysClkPeriodPs = ONE_BILLION / (CONFIG_SYS_CLK_FREQ / 1000);
  347. unsigned long m;
  348. unsigned long pllmr0_ccdv;
  349. /*
  350. * Read PLL Mode registers
  351. */
  352. pllmr0 = mfdcr (cpc0_pllmr0);
  353. pllmr1 = mfdcr (cpc0_pllmr1);
  354. /*
  355. * Determine forward divider A
  356. */
  357. sysInfo->pllFwdDiv = 8 - ((pllmr1 & PLLMR1_FWDVA_MASK) >> 16);
  358. /*
  359. * Determine forward divider B (should be equal to A)
  360. */
  361. sysInfo->pllFwdDivB = 8 - ((pllmr1 & PLLMR1_FWDVB_MASK) >> 12);
  362. /*
  363. * Determine FBK_DIV.
  364. */
  365. sysInfo->pllFbkDiv = ((pllmr1 & PLLMR1_FBMUL_MASK) >> 20);
  366. if (sysInfo->pllFbkDiv == 0) {
  367. sysInfo->pllFbkDiv = 16;
  368. }
  369. /*
  370. * Determine PLB_DIV.
  371. */
  372. sysInfo->pllPlbDiv = ((pllmr0 & PLLMR0_CPU_TO_PLB_MASK) >> 16) + 1;
  373. /*
  374. * Determine PCI_DIV.
  375. */
  376. sysInfo->pllPciDiv = (pllmr0 & PLLMR0_PCI_TO_PLB_MASK) + 1;
  377. /*
  378. * Determine EXTBUS_DIV.
  379. */
  380. sysInfo->pllExtBusDiv = ((pllmr0 & PLLMR0_EXB_TO_PLB_MASK) >> 8) + 2;
  381. /*
  382. * Determine OPB_DIV.
  383. */
  384. sysInfo->pllOpbDiv = ((pllmr0 & PLLMR0_OPB_TO_PLB_MASK) >> 12) + 1;
  385. /*
  386. * Determine the M factor
  387. */
  388. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivB;
  389. /*
  390. * Determine VCO clock frequency
  391. */
  392. sysInfo->freqVCOHz = (1000000000000LL * (unsigned long long)m) /
  393. (unsigned long long)sysClkPeriodPs;
  394. /*
  395. * Determine CPU clock frequency
  396. */
  397. pllmr0_ccdv = ((pllmr0 & PLLMR0_CPU_DIV_MASK) >> 20) + 1;
  398. if (pllmr1 & PLLMR1_SSCS_MASK) {
  399. /*
  400. * This is true if FWDVA == FWDVB:
  401. * sysInfo->freqProcessor = (CONFIG_SYS_CLK_FREQ * sysInfo->pllFbkDiv)
  402. * / pllmr0_ccdv;
  403. */
  404. sysInfo->freqProcessor = (CONFIG_SYS_CLK_FREQ * sysInfo->pllFbkDiv * sysInfo->pllFwdDivB)
  405. / sysInfo->pllFwdDiv / pllmr0_ccdv;
  406. } else {
  407. sysInfo->freqProcessor = CONFIG_SYS_CLK_FREQ / pllmr0_ccdv;
  408. }
  409. /*
  410. * Determine PLB clock frequency
  411. */
  412. sysInfo->freqPLB = sysInfo->freqProcessor / sysInfo->pllPlbDiv;
  413. }
  414. /********************************************
  415. * get_OPB_freq
  416. * return OPB bus freq in Hz
  417. *********************************************/
  418. ulong get_OPB_freq (void)
  419. {
  420. ulong val = 0;
  421. PPC405_SYS_INFO sys_info;
  422. get_sys_info (&sys_info);
  423. val = sys_info.freqPLB / sys_info.pllOpbDiv;
  424. return val;
  425. }
  426. /********************************************
  427. * get_PCI_freq
  428. * return PCI bus freq in Hz
  429. *********************************************/
  430. ulong get_PCI_freq (void)
  431. {
  432. ulong val;
  433. PPC405_SYS_INFO sys_info;
  434. get_sys_info (&sys_info);
  435. val = sys_info.freqPLB / sys_info.pllPciDiv;
  436. return val;
  437. }
  438. #endif
  439. int get_clocks (void)
  440. {
  441. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || defined(CONFIG_440) || defined(CONFIG_405) || defined(CONFIG_405EP)
  442. DECLARE_GLOBAL_DATA_PTR;
  443. sys_info_t sys_info;
  444. get_sys_info (&sys_info);
  445. gd->cpu_clk = sys_info.freqProcessor;
  446. gd->bus_clk = sys_info.freqPLB;
  447. #endif /* defined(CONFIG_405GP) || defined(CONFIG_405CR) */
  448. #ifdef CONFIG_IOP480
  449. DECLARE_GLOBAL_DATA_PTR;
  450. gd->cpu_clk = 66000000;
  451. gd->bus_clk = 66000000;
  452. #endif
  453. return (0);
  454. }
  455. /********************************************
  456. * get_bus_freq
  457. * return PLB bus freq in Hz
  458. *********************************************/
  459. ulong get_bus_freq (ulong dummy)
  460. {
  461. ulong val;
  462. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || defined(CONFIG_405) || defined(CONFIG_440) || defined(CONFIG_405EP)
  463. sys_info_t sys_info;
  464. get_sys_info (&sys_info);
  465. val = sys_info.freqPLB;
  466. #elif defined(CONFIG_IOP480)
  467. val = 66;
  468. #else
  469. # error get_bus_freq() not implemented
  470. #endif
  471. return val;
  472. }