hymod.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708
  1. /*
  2. * (C) Copyright 2000
  3. * Murray Jensen <Murray.Jensen@cmst.csiro.au>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * Config header file for Hymod board
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
  33. #define CONFIG_HYMOD 1 /* ...on a Hymod board */
  34. #define CONFIG_BOARD_POSTCLK_INIT /* have board_postclk_init() function */
  35. /*
  36. * select serial console configuration
  37. *
  38. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  39. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  40. * for SCC).
  41. *
  42. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  43. * defined elsewhere (for example, on the cogent platform, there are serial
  44. * ports on the motherboard which are used for the serial console - see
  45. * cogent/cma101/serial.[ch]).
  46. */
  47. #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
  48. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  49. #undef CONFIG_CONS_NONE /* define if console on something else*/
  50. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  51. #define CONFIG_CONS_USE_EXTC /* SMC/SCC use ext clock not brg_clk */
  52. #define CONFIG_CONS_EXTC_RATE 3686400 /* SMC/SCC ext clk rate in Hz */
  53. #define CONFIG_CONS_EXTC_PINSEL 0 /* pin select 0=CLK3/CLK9,1=CLK5/CLK15*/
  54. /*
  55. * select ethernet configuration
  56. *
  57. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  58. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  59. * for FCC)
  60. *
  61. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  62. * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
  63. * from CONFIG_COMMANDS to remove support for networking.
  64. */
  65. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  66. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  67. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  68. #define CONFIG_ETHER_INDEX 1 /* which channel for ether */
  69. #define CONFIG_ETHER_LOOPBACK_TEST /* add ether external loopback test */
  70. #ifdef CONFIG_ETHER_ON_FCC
  71. #if (CONFIG_ETHER_INDEX == 1)
  72. /*
  73. * - Rx-CLK is CLK10
  74. * - Tx-CLK is CLK11
  75. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  76. * - Enable Full Duplex in FSMR
  77. */
  78. # define CFG_CMXFCR_MASK (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
  79. # define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK10|CMXFCR_TF1CS_CLK11)
  80. # define CFG_CPMFCR_RAMTYPE 0
  81. # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  82. # define MDIO_PORT 0 /* Port A */
  83. # define MDIO_DATA_PINMASK 0x00040000 /* Pin 13 */
  84. # define MDIO_CLCK_PINMASK 0x00080000 /* Pin 12 */
  85. #elif (CONFIG_ETHER_INDEX == 2)
  86. /*
  87. * - Rx-CLK is CLK13
  88. * - Tx-CLK is CLK14
  89. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  90. * - Enable Full Duplex in FSMR
  91. */
  92. # define CFG_CMXFCR_MASK (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
  93. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
  94. # define CFG_CPMFCR_RAMTYPE 0
  95. # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  96. # define MDIO_PORT 0 /* Port A */
  97. # define MDIO_DATA_PINMASK 0x00000040 /* Pin 25 */
  98. # define MDIO_CLCK_PINMASK 0x00000080 /* Pin 24 */
  99. #elif (CONFIG_ETHER_INDEX == 3)
  100. /*
  101. * - Rx-CLK is CLK15
  102. * - Tx-CLK is CLK16
  103. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  104. * - Enable Full Duplex in FSMR
  105. */
  106. # define CFG_CMXFCR_MASK (CMXFCR_FC3|CMXFCR_RF3CS_MSK|CMXFCR_TF3CS_MSK)
  107. # define CFG_CMXFCR_VALUE (CMXFCR_RF3CS_CLK15|CMXFCR_TF3CS_CLK16)
  108. # define CFG_CPMFCR_RAMTYPE 0
  109. # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  110. # define MDIO_PORT 0 /* Port A */
  111. # define MDIO_DATA_PINMASK 0x00000100 /* Pin 23 */
  112. # define MDIO_CLCK_PINMASK 0x00000200 /* Pin 22 */
  113. #endif /* CONFIG_ETHER_INDEX */
  114. #define CONFIG_MII /* MII PHY management */
  115. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  116. #define MDIO_ACTIVE (iop->pdir |= MDIO_DATA_PINMASK)
  117. #define MDIO_TRISTATE (iop->pdir &= ~MDIO_DATA_PINMASK)
  118. #define MDIO_READ ((iop->pdat & MDIO_DATA_PINMASK) != 0)
  119. #define MDIO(bit) if(bit) iop->pdat |= MDIO_DATA_PINMASK; \
  120. else iop->pdat &= ~MDIO_DATA_PINMASK
  121. #define MDC(bit) if(bit) iop->pdat |= MDIO_CLCK_PINMASK; \
  122. else iop->pdat &= ~MDIO_CLCK_PINMASK
  123. #define MIIDELAY udelay(1)
  124. #endif /* CONFIG_ETHER_ON_FCC */
  125. /* other options */
  126. #define CONFIG_HARD_I2C 1 /* To enable I2C hardware support */
  127. #define CONFIG_DTT_ADM1021 1 /* ADM1021 temp sensor support */
  128. /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
  129. #ifdef DEBUG
  130. #define CONFIG_8260_CLKIN 33333333 /* in Hz */
  131. #else
  132. #define CONFIG_8260_CLKIN 66666666 /* in Hz */
  133. #endif
  134. #if defined(CONFIG_CONS_USE_EXTC)
  135. #define CONFIG_BAUDRATE 115200
  136. #else
  137. #define CONFIG_BAUDRATE 9600
  138. #endif
  139. /* default ip addresses - these will be overridden */
  140. #define CONFIG_IPADDR 192.168.1.1 /* hymod "boot" address */
  141. #define CONFIG_SERVERIP 192.168.1.254 /* hymod "server" address */
  142. #define CONFIG_LAST_STAGE_INIT
  143. #define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
  144. CFG_CMD_BEDBUG | \
  145. CFG_CMD_BMP | \
  146. CFG_CMD_DOC | \
  147. CFG_CMD_FDC | \
  148. CFG_CMD_FDOS | \
  149. CFG_CMD_FPGA | \
  150. CFG_CMD_HWFLOW | \
  151. CFG_CMD_IDE | \
  152. CFG_CMD_JFFS2 | \
  153. CFG_CMD_NAND | \
  154. CFG_CMD_MMC | \
  155. CFG_CMD_PCMCIA | \
  156. CFG_CMD_PCI | \
  157. CFG_CMD_USB | \
  158. CFG_CMD_SCSI | \
  159. CFG_CMD_SPI | \
  160. CFG_CMD_VFD ) )
  161. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  162. #include <cmd_confdefs.h>
  163. #ifdef DEBUG
  164. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  165. #else
  166. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  167. #define CONFIG_BOOT_RETRY_TIME 30 /* retry autoboot after 30 secs */
  168. #define CONFIG_BOOT_RETRY_MIN 1 /* can go down to 1 second timeout */
  169. /* Be selective on what keys can delay or stop the autoboot process
  170. * To stop use: " "
  171. */
  172. #define CONFIG_AUTOBOOT_KEYED
  173. #define CONFIG_AUTOBOOT_PROMPT "Autobooting in %d seconds, " \
  174. "press <SPACE> to stop\n"
  175. #define CONFIG_AUTOBOOT_STOP_STR " "
  176. #undef CONFIG_AUTOBOOT_DELAY_STR
  177. #define DEBUG_BOOTKEYS 0
  178. #endif
  179. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  180. #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  181. #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  182. #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
  183. #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
  184. #define CONFIG_KGDB_USE_EXTC /* SMC/SCC use ext clock not brg_clk */
  185. #define CONFIG_KGDB_EXTC_RATE 3686400 /* serial ext clk rate in Hz */
  186. #define CONFIG_KGDB_EXTC_PINSEL 0 /* pin select 0=CLK3/CLK9,1=CLK5/CLK15*/
  187. # if defined(CONFIG_KGDB_USE_EXTC)
  188. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port at */
  189. # else
  190. #define CONFIG_KGDB_BAUDRATE 9600 /* speed to run kgdb serial port at */
  191. # endif
  192. #endif
  193. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  194. #define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */
  195. /*
  196. * Hymod specific configurable options
  197. */
  198. #undef CFG_HYMOD_DBLEDS /* walk mezz board LEDs */
  199. /*
  200. * Miscellaneous configurable options
  201. */
  202. #define CFG_LONGHELP /* undef to save memory */
  203. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  204. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  205. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  206. #else
  207. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  208. #endif
  209. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  210. #define CFG_MAXARGS 16 /* max number of command args */
  211. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  212. #define CFG_MEMTEST_START 0x00400000 /* memtest works on */
  213. #define CFG_MEMTEST_END 0x03c00000 /* 4 ... 60 MB in DRAM */
  214. #define CFG_CLKS_IN_HZ 1 /* everything, incl board info, in Hz */
  215. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  216. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  217. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  218. #define CFG_I2C_SPEED 50000
  219. #define CFG_I2C_SLAVE 0x7e
  220. /* these are for the ST M24C02 2kbit serial i2c eeprom */
  221. #define CFG_I2C_EEPROM_ADDR 0x50 /* base address */
  222. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
  223. /* mask of address bits that overflow into the "EEPROM chip address" */
  224. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
  225. #define CFG_EEPROM_PAGE_WRITE_ENABLE 1 /* write eeprom in pages */
  226. #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* 16 byte write page size */
  227. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  228. #define CFG_I2C_MULTI_EEPROMS 1 /* hymod has two eeproms */
  229. #define CFG_I2C_RTC_ADDR 0x51 /* philips PCF8563 RTC address */
  230. /*
  231. * standard dtt sensor configuration - bottom bit will determine local or
  232. * remote sensor of the ADM1021, the rest determines index into
  233. * CFG_DTT_ADM1021 array below.
  234. *
  235. * On HYMOD board, the remote sensor should be connected to the MPC8260
  236. * temperature diode thingy, but an errata said this didn't work and
  237. * should be disabled - so it isn't connected.
  238. */
  239. #if 0
  240. #define CONFIG_DTT_SENSORS { 0, 1 }
  241. #else
  242. #define CONFIG_DTT_SENSORS { 0 }
  243. #endif
  244. /*
  245. * ADM1021 temp sensor configuration (see dtt/adm1021.c for details).
  246. * there will be one entry in this array for each two (dummy) sensors in
  247. * CONFIG_DTT_SENSORS.
  248. *
  249. * For HYMOD board:
  250. * - only one ADM1021
  251. * - i2c addr 0x2a (both ADD0 and ADD1 are N/C)
  252. * - conversion rate 0x02 = 0.25 conversions/second
  253. * - ALERT ouput disabled
  254. * - local temp sensor enabled, min set to 0 deg, max set to 85 deg
  255. * - remote temp sensor disabled (see comment for CONFIG_DTT_SENSORS above)
  256. */
  257. #define CFG_DTT_ADM1021 { { 0x2a, 0x02, 0, 1, 0, 85, 0, } }
  258. /*
  259. * Low Level Configuration Settings
  260. * (address mappings, register initial values, etc.)
  261. * You should know what you are doing if you make changes here.
  262. */
  263. /*-----------------------------------------------------------------------
  264. * Hard Reset Configuration Words
  265. *
  266. * if you change bits in the HRCW, you must also change the CFG_*
  267. * defines for the various registers affected by the HRCW e.g. changing
  268. * HRCW_DPPCxx requires you to also change CFG_SIUMCR.
  269. */
  270. #ifdef DEBUG
  271. #define CFG_HRCW_MASTER (HRCW_BPS11|HRCW_CIP|HRCW_L2CPC01|HRCW_DPPC10|\
  272. HRCW_ISB100|HRCW_BMS|HRCW_MMR11|HRCW_APPC10|\
  273. HRCW_MODCK_H0010)
  274. #else
  275. #define CFG_HRCW_MASTER (HRCW_BPS11|HRCW_CIP|HRCW_L2CPC01|HRCW_DPPC10|\
  276. HRCW_ISB100|HRCW_BMS|HRCW_MMR11|HRCW_APPC10|\
  277. HRCW_MODCK_H0101)
  278. #endif
  279. /* no slaves so just duplicate the master hrcw */
  280. #define CFG_HRCW_SLAVE1 CFG_HRCW_MASTER
  281. #define CFG_HRCW_SLAVE2 CFG_HRCW_MASTER
  282. #define CFG_HRCW_SLAVE3 CFG_HRCW_MASTER
  283. #define CFG_HRCW_SLAVE4 CFG_HRCW_MASTER
  284. #define CFG_HRCW_SLAVE5 CFG_HRCW_MASTER
  285. #define CFG_HRCW_SLAVE6 CFG_HRCW_MASTER
  286. #define CFG_HRCW_SLAVE7 CFG_HRCW_MASTER
  287. /*-----------------------------------------------------------------------
  288. * Internal Memory Mapped Register
  289. */
  290. #define CFG_IMMR 0xF0000000
  291. /*-----------------------------------------------------------------------
  292. * Definitions for initial stack pointer and data area (in DPRAM)
  293. */
  294. #define CFG_INIT_RAM_ADDR CFG_IMMR
  295. #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
  296. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  297. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  298. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  299. /*-----------------------------------------------------------------------
  300. * Start addresses for the final memory configuration
  301. * (Set up by the startup code)
  302. * Please note that CFG_SDRAM_BASE _must_ start at 0
  303. */
  304. #define CFG_SDRAM_BASE 0x00000000
  305. #define CFG_FLASH_BASE TEXT_BASE
  306. #define CFG_MONITOR_BASE TEXT_BASE
  307. #define CFG_FPGA_BASE 0x80000000
  308. /*
  309. * unfortunately, CFG_MONITOR_LEN must include the
  310. * (very large i.e. 256kB) environment flash sector
  311. */
  312. #define CFG_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor*/
  313. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
  314. /*
  315. * For booting Linux, the board info and command line data
  316. * have to be in the first 8 MB of memory, since this is
  317. * the maximum mapped by the Linux kernel during initialization.
  318. */
  319. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Mem map for Linux*/
  320. /*-----------------------------------------------------------------------
  321. * FLASH organization
  322. */
  323. #define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
  324. #define CFG_MAX_FLASH_SECT 67 /* max num of sects on one chip */
  325. #define CFG_FLASH_ERASE_TOUT 120000 /* Flash Erase Timeout (in ms) */
  326. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  327. #define CFG_ENV_IS_IN_FLASH 1
  328. #define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
  329. #define CFG_ENV_SECT_SIZE 0x40000 /* see README - env sect real size */
  330. #define CFG_ENV_ADDR (CFG_FLASH_BASE+CFG_MONITOR_LEN-CFG_ENV_SECT_SIZE)
  331. /*-----------------------------------------------------------------------
  332. * Cache Configuration
  333. */
  334. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  335. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  336. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value*/
  337. #endif
  338. /*-----------------------------------------------------------------------
  339. * HIDx - Hardware Implementation-dependent Registers 2-11
  340. *-----------------------------------------------------------------------
  341. * HID0 also contains cache control - initially enable both caches and
  342. * invalidate contents, then the final state leaves only the instruction
  343. * cache enabled. Note that Power-On and Hard reset invalidate the caches,
  344. * but Soft reset does not.
  345. *
  346. * HID1 has only read-only information - nothing to set.
  347. */
  348. #define CFG_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\
  349. HID0_IFEM|HID0_ABE)
  350. #ifdef DEBUG
  351. #define CFG_HID0_FINAL 0
  352. #else
  353. #define CFG_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE)
  354. #endif
  355. #define CFG_HID2 0
  356. /*-----------------------------------------------------------------------
  357. * RMR - Reset Mode Register 5-5
  358. *-----------------------------------------------------------------------
  359. * turn on Checkstop Reset Enable
  360. */
  361. #ifdef DEBUG
  362. #define CFG_RMR 0
  363. #else
  364. #define CFG_RMR RMR_CSRE
  365. #endif
  366. /*-----------------------------------------------------------------------
  367. * BCR - Bus Configuration 4-25
  368. *-----------------------------------------------------------------------
  369. */
  370. #define CFG_BCR (BCR_ETM)
  371. /*-----------------------------------------------------------------------
  372. * SIUMCR - SIU Module Configuration 4-31
  373. *-----------------------------------------------------------------------
  374. */
  375. #define CFG_SIUMCR (SIUMCR_DPPC10|SIUMCR_L2CPC01|\
  376. SIUMCR_APPC10|SIUMCR_MMR11)
  377. /*-----------------------------------------------------------------------
  378. * SYPCR - System Protection Control 4-35
  379. * SYPCR can only be written once after reset!
  380. *-----------------------------------------------------------------------
  381. * Watchdog & Bus Monitor Timer max, 60x & Local Bus Monitor enable
  382. */
  383. #if defined(CONFIG_WATCHDOG)
  384. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  385. SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
  386. #else
  387. #define CFG_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  388. SYPCR_SWRI|SYPCR_SWP)
  389. #endif /* CONFIG_WATCHDOG */
  390. /*-----------------------------------------------------------------------
  391. * TMCNTSC - Time Counter Status and Control 4-40
  392. *-----------------------------------------------------------------------
  393. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  394. * and enable Time Counter
  395. */
  396. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  397. /*-----------------------------------------------------------------------
  398. * PISCR - Periodic Interrupt Status and Control 4-42
  399. *-----------------------------------------------------------------------
  400. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  401. * Periodic timer
  402. */
  403. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  404. /*-----------------------------------------------------------------------
  405. * SCCR - System Clock Control 9-8
  406. *-----------------------------------------------------------------------
  407. * Ensure DFBRG is Divide by 16
  408. */
  409. #define CFG_SCCR (SCCR_DFBRG01)
  410. /*-----------------------------------------------------------------------
  411. * RCCR - RISC Controller Configuration 13-7
  412. *-----------------------------------------------------------------------
  413. */
  414. #define CFG_RCCR 0
  415. /*
  416. * Init Memory Controller:
  417. *
  418. * Bank Bus Machine PortSz Device
  419. * ---- --- ------- ------ ------
  420. * 0 60x GPCM 32 bit FLASH
  421. * 1 60x GPCM 32 bit FLASH (same as 0 - unused for now)
  422. * 2 60x SDRAM 64 bit SDRAM
  423. * 3 Local UPMC 8 bit Main Xilinx configuration
  424. * 4 Local GPCM 32 bit Main Xilinx register mode
  425. * 5 Local UPMB 32 bit Main Xilinx port mode
  426. * 6 Local UPMC 8 bit Mezz Xilinx configuration
  427. */
  428. /*
  429. * Bank 0 - FLASH
  430. *
  431. * Quotes from the HYMOD IO Board Reference manual:
  432. *
  433. * "The flash memory is two Intel StrataFlash chips, each configured for
  434. * 16 bit operation and connected to give a 32 bit wide port."
  435. *
  436. * "The chip select logic is configured to respond to both *CS0 and *CS1.
  437. * Therefore the FLASH memory will be mapped to both bank 0 and bank 1.
  438. * It is suggested that bank 0 be read-only and bank 1 be read/write. The
  439. * FLASH will then appear as ROM during boot."
  440. *
  441. * Initially, we are only going to use bank 0 in read/write mode.
  442. */
  443. /* 32 bit, read-write, GPCM on 60x bus */
  444. #define CFG_BR0_PRELIM ((CFG_FLASH_BASE&BRx_BA_MSK)|\
  445. BRx_PS_32|BRx_MS_GPCM_P|BRx_V)
  446. /* up to 32 Mb */
  447. #define CFG_OR0_PRELIM (MEG_TO_AM(32)|ORxG_CSNT|ORxG_ACS_DIV2|ORxG_SCY_10_CLK)
  448. /*
  449. * Bank 2 - SDRAM
  450. *
  451. * Quotes from the HYMOD IO Board Reference manual:
  452. *
  453. * "The main memory is implemented using TC59SM716FTL-10 SDRAM and has a
  454. * fixed size of 64 Mbytes. The Toshiba TC59SM716FTL-10 is a CMOS synchronous
  455. * dynamic random access memory organised as 4 banks by 4096 rows by 512
  456. * columns by 16 bits. Four chips provide a 64-bit port on the 60x bus."
  457. *
  458. * "The locations in SDRAM are accessed using multiplexed address pins to
  459. * specify row and column. The pins also act to specify commands. The state
  460. * of the inputs *RAS, *CAS and *WE defines the required action. The a10/AP
  461. * pin may function as a row address or as the AUTO PRECHARGE control line,
  462. * depending on the cycle type. The 60x bus SDRAM machine allows the MPC8260
  463. * address lines to be configured to the required multiplexing scheme."
  464. */
  465. #define CFG_SDRAM_SIZE 64
  466. /* 64 bit, read-write, SDRAM on 60x bus */
  467. #define CFG_BR2_PRELIM ((CFG_SDRAM_BASE&BRx_BA_MSK)|\
  468. BRx_PS_64|BRx_MS_SDRAM_P|BRx_V)
  469. /* 64 Mb, 4 int banks per dev, row start addr bit = A6, 12 row addr lines */
  470. #define CFG_OR2_PRELIM (MEG_TO_AM(CFG_SDRAM_SIZE)|\
  471. ORxS_BPD_4|ORxS_ROWST_PBI1_A6|ORxS_NUMR_12)
  472. /*
  473. * The 60x Bus SDRAM Mode Register (PDSMR) is set as follows:
  474. *
  475. * Page Based Interleaving, Refresh Enable, Address Multiplexing where A5
  476. * is output on A16 pin (A6 on A17, and so on), use address pins A14-A16
  477. * as bank select, A7 is output on SDA10 during an ACTIVATE command,
  478. * earliest timing for ACTIVATE command after REFRESH command is 6 clocks,
  479. * earliest timing for ACTIVATE or REFRESH command after PRECHARGE command
  480. * is 2 clocks, earliest timing for READ/WRITE command after ACTIVATE
  481. * command is 2 clocks, earliest timing for PRECHARGE after last data
  482. * was read is 1 clock, earliest timing for PRECHARGE after last data
  483. * was written is 1 clock, CAS Latency is 2.
  484. */
  485. #define CFG_PSDMR (PSDMR_PBI|PSDMR_SDAM_A16_IS_A5|\
  486. PSDMR_BSMA_A14_A16|PSDMR_SDA10_PBI1_A7|\
  487. PSDMR_RFRC_6_CLK|PSDMR_PRETOACT_2W|\
  488. PSDMR_ACTTORW_2W|PSDMR_LDOTOPRE_1C|\
  489. PSDMR_WRC_1C|PSDMR_CL_2)
  490. /*
  491. * The 60x bus-assigned SDRAM Refresh Timer (PSRT) (10-31) and the Refresh
  492. * Timers Prescale (PTP) value in the Memory Refresh Timer Prescaler Register
  493. * (MPTPR) (10-32) must also be set up (it used to be called the Periodic Timer
  494. * Prescaler, hence the P instead of the R). The refresh timer period is given
  495. * by (note that there was a change in the 8260 UM Errata):
  496. *
  497. * TimerPeriod = (PSRT + 1) / Fmptc
  498. *
  499. * where Fmptc is the BusClock divided by PTP. i.e.
  500. *
  501. * TimerPeriod = (PSRT + 1) / (BusClock / PTP)
  502. *
  503. * or
  504. *
  505. * TImerPeriod = (PTP * (PSRT + 1)) / BusClock
  506. *
  507. * The requirement for the Toshiba TC59SM716FTL-10 is that there must be
  508. * 4K refresh cycles every 64 ms. i.e. one refresh cycle every 64000/4096
  509. * = 15.625 usecs.
  510. *
  511. * So PTP * (PSRT + 1) <= 15.625 * BusClock. At 66.666MHz, PSRT=31 and PTP=32
  512. * appear to be reasonable.
  513. */
  514. #ifdef DEBUG
  515. #define CFG_PSRT 39
  516. #define CFG_MPTPR MPTPR_PTP_DIV8
  517. #else
  518. #define CFG_PSRT 31
  519. #define CFG_MPTPR MPTPR_PTP_DIV32
  520. #endif
  521. /*
  522. * Banks 3,4,5 and 6 - FPGA access
  523. *
  524. * Quotes from the HYMOD IO Board Reference manual:
  525. *
  526. * "The IO Board is fitted with a Xilinx XCV300E main FPGA. Provision is made
  527. * for configuring an optional FPGA on the mezzanine interface.
  528. *
  529. * Access to the FPGAs may be divided into several catagories:
  530. *
  531. * 1. Configuration
  532. * 2. Register mode access
  533. * 3. Port mode access
  534. *
  535. * The main FPGA is supported for modes 1, 2 and 3. The mezzanine FPGA can be
  536. * configured only (mode 1). Consequently there are four access types.
  537. *
  538. * To improve interface performance and simplify software design, the four
  539. * possible access types are separately mapped to different memory banks.
  540. *
  541. * All are accessed using the local bus."
  542. *
  543. * Device Mode Memory Bank Machine Port Size Access
  544. *
  545. * Main Configuration 3 UPMC 8bit R/W
  546. * Main Register 4 GPCM 32bit R/W
  547. * Main Port 5 UPMB 32bit R/W
  548. * Mezzanine Configuration 6 UPMC 8bit W/O
  549. *
  550. * "Note that mezzanine mode 1 access is write-only."
  551. */
  552. /* all the bank sizes must be a power of two, greater or equal to 32768 */
  553. #define FPGA_MAIN_CFG_BASE (CFG_FPGA_BASE)
  554. #define FPGA_MAIN_CFG_SIZE 32768
  555. #define FPGA_MAIN_REG_BASE (FPGA_MAIN_CFG_BASE + FPGA_MAIN_CFG_SIZE)
  556. #define FPGA_MAIN_REG_SIZE 32768
  557. #define FPGA_MAIN_PORT_BASE (FPGA_MAIN_REG_BASE + FPGA_MAIN_REG_SIZE)
  558. #define FPGA_MAIN_PORT_SIZE 32768
  559. #define FPGA_MEZZ_CFG_BASE (FPGA_MAIN_PORT_BASE + FPGA_MAIN_PORT_SIZE)
  560. #define FPGA_MEZZ_CFG_SIZE 32768
  561. /* 8 bit, read-write, UPMC */
  562. #define CFG_BR3_PRELIM (FPGA_MAIN_CFG_BASE|BRx_PS_8|BRx_MS_UPMC|BRx_V)
  563. /* up to 32Kbyte, burst inhibit */
  564. #define CFG_OR3_PRELIM (P2SZ_TO_AM(FPGA_MAIN_CFG_SIZE)|ORxU_BI)
  565. /* 32 bit, read-write, GPCM */
  566. #define CFG_BR4_PRELIM (FPGA_MAIN_REG_BASE|BRx_PS_32|BRx_MS_GPCM_L|BRx_V)
  567. /* up to 32Kbyte */
  568. #define CFG_OR4_PRELIM (P2SZ_TO_AM(FPGA_MAIN_REG_SIZE))
  569. /* 32 bit, read-write, UPMB */
  570. #define CFG_BR5_PRELIM (FPGA_MAIN_PORT_BASE|BRx_PS_32|BRx_MS_UPMB|BRx_V)
  571. /* up to 32Kbyte */
  572. #define CFG_OR5_PRELIM (P2SZ_TO_AM(FPGA_MAIN_PORT_SIZE)|ORxU_BI)
  573. /* 8 bit, write-only, UPMC */
  574. #define CFG_BR6_PRELIM (FPGA_MEZZ_CFG_BASE|BRx_PS_8|BRx_MS_UPMC|BRx_V)
  575. /* up to 32Kbyte, burst inhibit */
  576. #define CFG_OR6_PRELIM (P2SZ_TO_AM(FPGA_MEZZ_CFG_SIZE)|ORxU_BI)
  577. /*-----------------------------------------------------------------------
  578. * MBMR - Machine B Mode 10-27
  579. *-----------------------------------------------------------------------
  580. */
  581. #define CFG_MBMR (MxMR_BSEL|MxMR_OP_NORM) /* XXX - needs more */
  582. /*-----------------------------------------------------------------------
  583. * MCMR - Machine C Mode 10-27
  584. *-----------------------------------------------------------------------
  585. */
  586. #define CFG_MCMR (MxMR_BSEL|MxMR_DSx_2_CYCL) /* XXX - needs more */
  587. /*
  588. * FPGA I/O Port/Bit information
  589. */
  590. #define FPGA_MAIN_PROG_PORT IOPIN_PORTA
  591. #define FPGA_MAIN_PROG_PIN 4 /* PA4 */
  592. #define FPGA_MAIN_INIT_PORT IOPIN_PORTA
  593. #define FPGA_MAIN_INIT_PIN 5 /* PA5 */
  594. #define FPGA_MAIN_DONE_PORT IOPIN_PORTA
  595. #define FPGA_MAIN_DONE_PIN 6 /* PA6 */
  596. #define FPGA_MEZZ_PROG_PORT IOPIN_PORTA
  597. #define FPGA_MEZZ_PROG_PIN 0 /* PA0 */
  598. #define FPGA_MEZZ_INIT_PORT IOPIN_PORTA
  599. #define FPGA_MEZZ_INIT_PIN 1 /* PA1 */
  600. #define FPGA_MEZZ_DONE_PORT IOPIN_PORTA
  601. #define FPGA_MEZZ_DONE_PIN 2 /* PA2 */
  602. #define FPGA_MEZZ_ENABLE_PORT IOPIN_PORTA
  603. #define FPGA_MEZZ_ENABLE_PIN 3 /* PA3 */
  604. /*
  605. * FPGA Interrupt configuration
  606. */
  607. #define FPGA_MAIN_IRQ SIU_INT_IRQ2
  608. /*
  609. * Internal Definitions
  610. *
  611. * Boot Flags
  612. */
  613. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
  614. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  615. #endif /* __CONFIG_H */