eNET.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /*
  2. * (C) Copyright 2008
  3. * Graeme Russ, graeme.russ@gmail.com.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * Stuff still to be dealt with -
  30. */
  31. #define CONFIG_RTC_MC146818
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define DEBUG_PARSER
  37. #define CONFIG_X86 1 /* Intel X86 CPU */
  38. #define CONFIG_SYS_SC520 1 /* AMD SC520 */
  39. #define CONFIG_SYS_SC520_SSI
  40. #define CONFIG_SHOW_BOOT_PROGRESS 1
  41. #define CONFIG_LAST_STAGE_INIT 1
  42. /*
  43. * If CONFIG_HW_WATCHDOG is not defined, the watchdog jumper on the
  44. * bottom (processor) board MUST be removed!
  45. */
  46. #undef CONFIG_WATCHDOG
  47. #undef CONFIG_HW_WATCHDOG
  48. /*-----------------------------------------------------------------------
  49. * Video Configuration
  50. */
  51. #undef CONFIG_VIDEO /* No Video Hardware */
  52. #undef CONFIG_CFB_CONSOLE
  53. /*
  54. * Size of malloc() pool
  55. */
  56. #define CONFIG_MALLOC_SIZE (CONFIG_SYS_ENV_SIZE + 128*1024)
  57. #define CONFIG_BAUDRATE 9600
  58. /*-----------------------------------------------------------------------
  59. * Command line configuration.
  60. */
  61. #include <config_cmd_default.h>
  62. #define CONFIG_CMD_AUTOSCRIPT /* Autoscript Support */
  63. #define CONFIG_CMD_BDI /* bdinfo */
  64. #define CONFIG_CMD_BOOTD /* bootd */
  65. #define CONFIG_CMD_CONSOLE /* coninfo */
  66. #define CONFIG_CMD_ECHO /* echo arguments */
  67. #define CONFIG_CMD_SAVEENV /* saveenv */
  68. #define CONFIG_CMD_FLASH /* flinfo, erase, protect */
  69. #define CONFIG_CMD_FPGA /* FPGA configuration Support */
  70. #define CONFIG_CMD_IMI /* iminfo */
  71. #define CONFIG_CMD_IMLS /* List all found images */
  72. #define CONFIG_CMD_ITEST /* Integer (and string) test */
  73. #define CONFIG_CMD_LOADB /* loadb */
  74. #define CONFIG_CMD_LOADS /* loads */
  75. #define CONFIG_CMD_MEMORY /* md mm nm mw cp cmp crc base loop mtest */
  76. #define CONFIG_CMD_MISC /* Misc functions like sleep etc*/
  77. #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
  78. #undef CONFIG_CMD_NFS /* NFS support */
  79. #define CONFIG_CMD_RUN /* run command in env variable */
  80. #define CONFIG_CMD_SETGETDCR /* DCR support on 4xx */
  81. #define CONFIG_CMD_XIMG /* Load part of Multi Image */
  82. #undef CONFIG_CMD_IRQ /* IRQ Information */
  83. #define CONFIG_BOOTDELAY 15
  84. #define CONFIG_BOOTARGS "root=/dev/mtdblock0 console=ttyS0,9600"
  85. /* #define CONFIG_BOOTCOMMAND "bootm 38000000" */
  86. #if defined(CONFIG_CMD_KGDB)
  87. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
  88. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  89. #endif
  90. /*
  91. * Miscellaneous configurable options
  92. */
  93. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  94. #define CONFIG_SYS_PROMPT "boot > " /* Monitor Command Prompt */
  95. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  96. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  97. sizeof(CONFIG_SYS_PROMPT) + \
  98. 16) /* Print Buffer Size */
  99. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  100. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  101. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  102. #define CONFIG_SYS_MEMTEST_END 0x01000000 /* 1 ... 16 MB in DRAM */
  103. #undef CONFIG_SYS_CLKS_IN_HZ /* everything, incl board info, in Hz */
  104. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  105. #define CONFIG_SYS_HZ 1024 /* incrementer freq: 1kHz */
  106. /* valid baudrates */
  107. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  108. /*-----------------------------------------------------------------------
  109. * SDRAM Configuration
  110. */
  111. #define CONFIG_SYS_SDRAM_DRCTMCTL 0x18
  112. #define CONFIG_NR_DRAM_BANKS 4
  113. /* CONFIG_SYS_SDRAM_DRCTMCTL Overrides the following*/
  114. #undef CONFIG_SYS_SDRAM_PRECHARGE_DELAY
  115. #undef CONFIG_SYS_SDRAM_REFRESH_RATE
  116. #undef CONFIG_SYS_SDRAM_RAS_CAS_DELAY
  117. #undef CONFIG_SYS_SDRAM_CAS_LATENCY_2T
  118. #undef CONFIG_SYS_SDRAM_CAS_LATENCY_3T
  119. /*-----------------------------------------------------------------------
  120. * CPU Features
  121. */
  122. #define CONFIG_SYS_SC520_HIGH_SPEED 0 /* 100 or 133MHz */
  123. #undef CONFIG_SYS_SC520_RESET /* use SC520 MMCR's to reset cpu */
  124. #define CONFIG_SYS_SC520_TIMER /* use SC520 swtimers */
  125. #undef CONFIG_SYS_GENERIC_TIMER /* use the i8254 PIT timers */
  126. #undef CONFIG_SYS_TSC_TIMER /* use the Pentium TSC timers */
  127. #define CONFIG_SYS_USE_SIO_UART 0 /* prefer the uarts on the SIO to those
  128. * in the SC520 on the CDP */
  129. /*-----------------------------------------------------------------------
  130. * Memory organization
  131. */
  132. #define CONFIG_SYS_STACK_SIZE 0x8000 /* Size of bootloader stack */
  133. #define CONFIG_SYS_BL_START_FLASH 0x38040000 /* Address of relocated code */
  134. #define CONFIG_SYS_BL_START_RAM 0x03fd0000 /* Address of relocated code */
  135. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  136. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  137. #define CONFIG_SYS_FLASH_BASE 0x38000000 /* Boot Flash */
  138. #define CONFIG_SYS_FLASH_BASE_1 0x10000000 /* StrataFlash 1 */
  139. #define CONFIG_SYS_FLASH_BASE_2 0x11000000 /* StrataFlash 2 */
  140. /* timeout values are in ticks */
  141. #define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
  142. #define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */
  143. /* allow to overwrite serial and ethaddr */
  144. #define CONFIG_ENV_OVERWRITE
  145. /*-----------------------------------------------------------------------
  146. * FLASH configuration
  147. */
  148. #define CONFIG_FLASH_CFI_DRIVER /* Use the common driver */
  149. #define CONFIG_FLASH_CFI_LEGACY
  150. #define CONFIG_SYS_FLASH_CFI /* Flash is CFI conformant */
  151. #define CONFIG_SYS_MAX_FLASH_BANKS 3 /* max number of memory banks */
  152. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
  153. CONFIG_SYS_FLASH_BASE_1, \
  154. CONFIG_SYS_FLASH_BASE_2}
  155. #define CONFIG_SYS_FLASH_EMPTY_INFO
  156. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  157. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  158. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
  159. #define CONFIG_SYS_FLASH_LEGACY_512Kx8
  160. /*-----------------------------------------------------------------------
  161. * Environment configuration
  162. */
  163. #define CONFIG_ENV_IS_IN_FLASH 1
  164. #define CONFIG_ENV_OFFSET 0x20000 /* Offset of Environment Sector */
  165. #define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
  166. #define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
  167. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE_1 + \
  168. CONFIG_ENV_OFFSET)
  169. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
  170. CONFIG_ENV_SECT_SIZE)
  171. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  172. /*-----------------------------------------------------------------------
  173. * PCI configuration
  174. */
  175. #undef CONFIG_PCI /* include pci support */
  176. #undef CONFIG_PCI_PNP /* pci plug-and-play */
  177. #undef CONFIG_PCI_SCAN_SHOW
  178. #undef CONFIG_SYS_FIRST_PCI_IRQ
  179. #undef CONFIG_SYS_SECOND_PCI_IRQ
  180. #undef CONFIG_SYS_THIRD_PCI_IRQ
  181. #undef CONFIG_SYS_FORTH_PCI_IRQ
  182. /*-----------------------------------------------------------------------
  183. * Hardware watchdog configuration
  184. */
  185. #define CONFIG_SYS_WATCHDOG_PIO_BIT 0x8000
  186. #define CONFIG_SYS_WATCHDIG_PIO_DATA SC520_PIODATA15_0
  187. #define CONFIG_SYS_WATCHDIG_PIO_CLR SC520_PIOCLR15_0
  188. #define CONFIG_SYS_WATCHDIG_PIO_SET SC520_PIOSET15_0
  189. /*-----------------------------------------------------------------------
  190. * FPGA configuration
  191. */
  192. #define CONFIG_SYS_FPGA_PROGRAM_PIO_BIT 0x2000
  193. #define CONFIG_SYS_FPGA_INIT_PIO_BIT 0x4000
  194. #define CONFIG_SYS_FPGA_DONE_PIO_BIT 0x8000
  195. #define CONFIG_SYS_FPGA_PIO_DATA SC520_PIODATA31_16
  196. #define CONFIG_SYS_FPGA_PIO_DIRECTION SC520_PIODIR31_16
  197. #define CONFIG_SYS_FPGA_PIO_CLR SC520_PIOCLR31_16
  198. #define CONFIG_SYS_FPGA_PIO_SET SC520_PIOSET31_16
  199. #define CONFIG_SYS_FPGA_PROGRAM_BIT_DROP_TIME 1 /* milliseconds */
  200. #define CONFIG_SYS_FPGA_MAX_INIT_TIME 10 /* milliseconds */
  201. #define CONFIG_SYS_FPGA_MAX_FINALISE_TIME 10 /* milliseconds */
  202. #define CONFIG_SYS_FPGA_SSI_DATA_RATE 8333 /* kHz (33.3333MHz xtal) */
  203. #ifndef __ASSEMBLER__
  204. extern unsigned long ip;
  205. #define PRINTIP asm ("call next_line\n" \
  206. "next_line:\n" \
  207. "pop %%eax\n" \
  208. "movl %%eax, %0\n" \
  209. :"=r"(ip) \
  210. : /* No Input Registers */ \
  211. :"%eax"); \
  212. printf("IP: 0x%08lx (File: %s, Line: %d)\n", ip, __FILE__, __LINE__);
  213. #endif
  214. #endif /* __CONFIG_H */