mx53evk.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /*
  2. * (C) Copyright 2010 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/arch/imx-regs.h>
  25. #include <asm/arch/mx5x_pins.h>
  26. #include <asm/arch/sys_proto.h>
  27. #include <asm/arch/crm_regs.h>
  28. #include <asm/arch/iomux.h>
  29. #include <asm/errno.h>
  30. #include <netdev.h>
  31. #include <i2c.h>
  32. #include <mmc.h>
  33. #include <fsl_esdhc.h>
  34. #include <pmic.h>
  35. #include <fsl_pmic.h>
  36. #include <asm/gpio.h>
  37. #include <mc13892.h>
  38. DECLARE_GLOBAL_DATA_PTR;
  39. int dram_init(void)
  40. {
  41. /* dram_init must store complete ramsize in gd->ram_size */
  42. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  43. PHYS_SDRAM_1_SIZE);
  44. return 0;
  45. }
  46. static void setup_iomux_uart(void)
  47. {
  48. /* UART1 RXD */
  49. mxc_request_iomux(MX53_PIN_CSI0_D11, IOMUX_CONFIG_ALT2);
  50. mxc_iomux_set_pad(MX53_PIN_CSI0_D11,
  51. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  52. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  53. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  54. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  55. mxc_iomux_set_input(MX53_UART1_IPP_UART_RXD_MUX_SELECT_INPUT, 0x1);
  56. /* UART1 TXD */
  57. mxc_request_iomux(MX53_PIN_CSI0_D10, IOMUX_CONFIG_ALT2);
  58. mxc_iomux_set_pad(MX53_PIN_CSI0_D10,
  59. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  60. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  61. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  62. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  63. }
  64. static void setup_i2c(unsigned int port_number)
  65. {
  66. switch (port_number) {
  67. case 0:
  68. /* i2c1 SDA */
  69. mxc_request_iomux(MX53_PIN_CSI0_D8,
  70. IOMUX_CONFIG_ALT5 | IOMUX_CONFIG_SION);
  71. mxc_iomux_set_input(MX53_I2C1_IPP_SDA_IN_SELECT_INPUT,
  72. INPUT_CTL_PATH0);
  73. mxc_iomux_set_pad(MX53_PIN_CSI0_D8,
  74. PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH |
  75. PAD_CTL_100K_PU | PAD_CTL_HYS_ENABLE |
  76. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  77. /* i2c1 SCL */
  78. mxc_request_iomux(MX53_PIN_CSI0_D9,
  79. IOMUX_CONFIG_ALT5 | IOMUX_CONFIG_SION);
  80. mxc_iomux_set_input(MX53_I2C1_IPP_SCL_IN_SELECT_INPUT,
  81. INPUT_CTL_PATH0);
  82. mxc_iomux_set_pad(MX53_PIN_CSI0_D9,
  83. PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH |
  84. PAD_CTL_100K_PU | PAD_CTL_HYS_ENABLE |
  85. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  86. break;
  87. case 1:
  88. /* i2c2 SDA */
  89. mxc_request_iomux(MX53_PIN_KEY_ROW3,
  90. IOMUX_CONFIG_ALT4 | IOMUX_CONFIG_SION);
  91. mxc_iomux_set_input(MX53_I2C2_IPP_SDA_IN_SELECT_INPUT,
  92. INPUT_CTL_PATH0);
  93. mxc_iomux_set_pad(MX53_PIN_KEY_ROW3,
  94. PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH |
  95. PAD_CTL_100K_PU | PAD_CTL_HYS_ENABLE |
  96. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  97. /* i2c2 SCL */
  98. mxc_request_iomux(MX53_PIN_KEY_COL3,
  99. IOMUX_CONFIG_ALT4 | IOMUX_CONFIG_SION);
  100. mxc_iomux_set_input(MX53_I2C2_IPP_SCL_IN_SELECT_INPUT,
  101. INPUT_CTL_PATH0);
  102. mxc_iomux_set_pad(MX53_PIN_KEY_COL3,
  103. PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH |
  104. PAD_CTL_100K_PU | PAD_CTL_HYS_ENABLE |
  105. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  106. break;
  107. default:
  108. printf("Warning: Wrong I2C port number\n");
  109. break;
  110. }
  111. }
  112. void power_init(void)
  113. {
  114. unsigned int val;
  115. struct pmic *p;
  116. pmic_init();
  117. p = get_pmic();
  118. /* Set VDDA to 1.25V */
  119. pmic_reg_read(p, REG_SW_2, &val);
  120. val &= ~SWX_OUT_MASK;
  121. val |= SWX_OUT_1_25;
  122. pmic_reg_write(p, REG_SW_2, val);
  123. /*
  124. * Need increase VCC and VDDA to 1.3V
  125. * according to MX53 IC TO2 datasheet.
  126. */
  127. if (is_soc_rev(CHIP_REV_2_0) == 0) {
  128. /* Set VCC to 1.3V for TO2 */
  129. pmic_reg_read(p, REG_SW_1, &val);
  130. val &= ~SWX_OUT_MASK;
  131. val |= SWX_OUT_1_30;
  132. pmic_reg_write(p, REG_SW_1, val);
  133. /* Set VDDA to 1.3V for TO2 */
  134. pmic_reg_read(p, REG_SW_2, &val);
  135. val &= ~SWX_OUT_MASK;
  136. val |= SWX_OUT_1_30;
  137. pmic_reg_write(p, REG_SW_2, val);
  138. }
  139. }
  140. static void setup_iomux_fec(void)
  141. {
  142. /*FEC_MDIO*/
  143. mxc_request_iomux(MX53_PIN_FEC_MDIO, IOMUX_CONFIG_ALT0);
  144. mxc_iomux_set_pad(MX53_PIN_FEC_MDIO,
  145. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  146. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  147. PAD_CTL_22K_PU | PAD_CTL_ODE_OPENDRAIN_ENABLE);
  148. mxc_iomux_set_input(MX53_FEC_FEC_MDI_SELECT_INPUT, 0x1);
  149. /*FEC_MDC*/
  150. mxc_request_iomux(MX53_PIN_FEC_MDC, IOMUX_CONFIG_ALT0);
  151. mxc_iomux_set_pad(MX53_PIN_FEC_MDC, PAD_CTL_DRV_HIGH);
  152. /* FEC RXD1 */
  153. mxc_request_iomux(MX53_PIN_FEC_RXD1, IOMUX_CONFIG_ALT0);
  154. mxc_iomux_set_pad(MX53_PIN_FEC_RXD1,
  155. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  156. /* FEC RXD0 */
  157. mxc_request_iomux(MX53_PIN_FEC_RXD0, IOMUX_CONFIG_ALT0);
  158. mxc_iomux_set_pad(MX53_PIN_FEC_RXD0,
  159. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  160. /* FEC TXD1 */
  161. mxc_request_iomux(MX53_PIN_FEC_TXD1, IOMUX_CONFIG_ALT0);
  162. mxc_iomux_set_pad(MX53_PIN_FEC_TXD1, PAD_CTL_DRV_HIGH);
  163. /* FEC TXD0 */
  164. mxc_request_iomux(MX53_PIN_FEC_TXD0, IOMUX_CONFIG_ALT0);
  165. mxc_iomux_set_pad(MX53_PIN_FEC_TXD0, PAD_CTL_DRV_HIGH);
  166. /* FEC TX_EN */
  167. mxc_request_iomux(MX53_PIN_FEC_TX_EN, IOMUX_CONFIG_ALT0);
  168. mxc_iomux_set_pad(MX53_PIN_FEC_TX_EN, PAD_CTL_DRV_HIGH);
  169. /* FEC TX_CLK */
  170. mxc_request_iomux(MX53_PIN_FEC_REF_CLK, IOMUX_CONFIG_ALT0);
  171. mxc_iomux_set_pad(MX53_PIN_FEC_REF_CLK,
  172. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  173. /* FEC RX_ER */
  174. mxc_request_iomux(MX53_PIN_FEC_RX_ER, IOMUX_CONFIG_ALT0);
  175. mxc_iomux_set_pad(MX53_PIN_FEC_RX_ER,
  176. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  177. /* FEC CRS */
  178. mxc_request_iomux(MX53_PIN_FEC_CRS_DV, IOMUX_CONFIG_ALT0);
  179. mxc_iomux_set_pad(MX53_PIN_FEC_CRS_DV,
  180. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  181. }
  182. #ifdef CONFIG_FSL_ESDHC
  183. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  184. {MMC_SDHC1_BASE_ADDR, 1},
  185. {MMC_SDHC3_BASE_ADDR, 1},
  186. };
  187. int board_mmc_getcd(struct mmc *mmc)
  188. {
  189. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  190. int ret;
  191. mxc_request_iomux(MX53_PIN_EIM_DA11, IOMUX_CONFIG_ALT1);
  192. mxc_request_iomux(MX53_PIN_EIM_DA13, IOMUX_CONFIG_ALT1);
  193. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  194. ret = !gpio_get_value(77); /* GPIO3_13 */
  195. else
  196. ret = !gpio_get_value(75); /* GPIO3_11 */
  197. return ret;
  198. }
  199. int board_mmc_init(bd_t *bis)
  200. {
  201. u32 index;
  202. s32 status = 0;
  203. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
  204. switch (index) {
  205. case 0:
  206. mxc_request_iomux(MX53_PIN_SD1_CMD, IOMUX_CONFIG_ALT0);
  207. mxc_request_iomux(MX53_PIN_SD1_CLK, IOMUX_CONFIG_ALT0);
  208. mxc_request_iomux(MX53_PIN_SD1_DATA0,
  209. IOMUX_CONFIG_ALT0);
  210. mxc_request_iomux(MX53_PIN_SD1_DATA1,
  211. IOMUX_CONFIG_ALT0);
  212. mxc_request_iomux(MX53_PIN_SD1_DATA2,
  213. IOMUX_CONFIG_ALT0);
  214. mxc_request_iomux(MX53_PIN_SD1_DATA3,
  215. IOMUX_CONFIG_ALT0);
  216. mxc_request_iomux(MX53_PIN_EIM_DA13,
  217. IOMUX_CONFIG_ALT1);
  218. mxc_iomux_set_pad(MX53_PIN_SD1_CMD,
  219. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  220. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  221. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU);
  222. mxc_iomux_set_pad(MX53_PIN_SD1_CLK,
  223. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  224. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  225. PAD_CTL_DRV_HIGH);
  226. mxc_iomux_set_pad(MX53_PIN_SD1_DATA0,
  227. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  228. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  229. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  230. mxc_iomux_set_pad(MX53_PIN_SD1_DATA1,
  231. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  232. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  233. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  234. mxc_iomux_set_pad(MX53_PIN_SD1_DATA2,
  235. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  236. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  237. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  238. mxc_iomux_set_pad(MX53_PIN_SD1_DATA3,
  239. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  240. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  241. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  242. break;
  243. case 1:
  244. mxc_request_iomux(MX53_PIN_ATA_RESET_B,
  245. IOMUX_CONFIG_ALT2);
  246. mxc_request_iomux(MX53_PIN_ATA_IORDY,
  247. IOMUX_CONFIG_ALT2);
  248. mxc_request_iomux(MX53_PIN_ATA_DATA8,
  249. IOMUX_CONFIG_ALT4);
  250. mxc_request_iomux(MX53_PIN_ATA_DATA9,
  251. IOMUX_CONFIG_ALT4);
  252. mxc_request_iomux(MX53_PIN_ATA_DATA10,
  253. IOMUX_CONFIG_ALT4);
  254. mxc_request_iomux(MX53_PIN_ATA_DATA11,
  255. IOMUX_CONFIG_ALT4);
  256. mxc_request_iomux(MX53_PIN_ATA_DATA0,
  257. IOMUX_CONFIG_ALT4);
  258. mxc_request_iomux(MX53_PIN_ATA_DATA1,
  259. IOMUX_CONFIG_ALT4);
  260. mxc_request_iomux(MX53_PIN_ATA_DATA2,
  261. IOMUX_CONFIG_ALT4);
  262. mxc_request_iomux(MX53_PIN_ATA_DATA3,
  263. IOMUX_CONFIG_ALT4);
  264. mxc_request_iomux(MX53_PIN_EIM_DA11,
  265. IOMUX_CONFIG_ALT1);
  266. mxc_iomux_set_pad(MX53_PIN_ATA_RESET_B,
  267. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  268. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  269. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU);
  270. mxc_iomux_set_pad(MX53_PIN_ATA_IORDY,
  271. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  272. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  273. PAD_CTL_DRV_HIGH);
  274. mxc_iomux_set_pad(MX53_PIN_ATA_DATA8,
  275. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  276. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  277. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  278. mxc_iomux_set_pad(MX53_PIN_ATA_DATA9,
  279. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  280. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  281. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  282. mxc_iomux_set_pad(MX53_PIN_ATA_DATA10,
  283. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  284. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  285. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  286. mxc_iomux_set_pad(MX53_PIN_ATA_DATA11,
  287. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  288. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  289. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  290. mxc_iomux_set_pad(MX53_PIN_ATA_DATA0,
  291. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  292. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  293. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  294. mxc_iomux_set_pad(MX53_PIN_ATA_DATA1,
  295. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  296. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  297. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  298. mxc_iomux_set_pad(MX53_PIN_ATA_DATA2,
  299. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  300. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  301. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  302. mxc_iomux_set_pad(MX53_PIN_ATA_DATA3,
  303. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  304. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  305. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  306. break;
  307. default:
  308. printf("Warning: you configured more ESDHC controller"
  309. "(%d) as supported by the board(2)\n",
  310. CONFIG_SYS_FSL_ESDHC_NUM);
  311. return status;
  312. }
  313. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  314. }
  315. return status;
  316. }
  317. #endif
  318. int board_early_init_f(void)
  319. {
  320. setup_iomux_uart();
  321. setup_iomux_fec();
  322. return 0;
  323. }
  324. int board_init(void)
  325. {
  326. /* address of boot parameters */
  327. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  328. return 0;
  329. }
  330. int board_late_init(void)
  331. {
  332. setup_i2c(1);
  333. power_init();
  334. return 0;
  335. }
  336. int checkboard(void)
  337. {
  338. puts("Board: MX53EVK\n");
  339. return 0;
  340. }