mx53ard.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * (C) Copyright 2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/arch/imx-regs.h>
  25. #include <asm/arch/mx5x_pins.h>
  26. #include <asm/arch/sys_proto.h>
  27. #include <asm/arch/crm_regs.h>
  28. #include <asm/arch/iomux.h>
  29. #include <asm/errno.h>
  30. #include <netdev.h>
  31. #include <mmc.h>
  32. #include <fsl_esdhc.h>
  33. #include <asm/gpio.h>
  34. #define ETHERNET_INT (1 * 32 + 31) /* GPIO2_31 */
  35. DECLARE_GLOBAL_DATA_PTR;
  36. int dram_init(void)
  37. {
  38. u32 size1, size2;
  39. size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
  40. size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  41. gd->ram_size = size1 + size2;
  42. return 0;
  43. }
  44. void dram_init_banksize(void)
  45. {
  46. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  47. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  48. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  49. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  50. }
  51. static void setup_iomux_uart(void)
  52. {
  53. /* UART1 RXD */
  54. mxc_request_iomux(MX53_PIN_ATA_DMACK, IOMUX_CONFIG_ALT3);
  55. mxc_iomux_set_pad(MX53_PIN_ATA_DMACK,
  56. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  57. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  58. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  59. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  60. mxc_iomux_set_input(MX53_UART1_IPP_UART_RXD_MUX_SELECT_INPUT, 0x3);
  61. /* UART1 TXD */
  62. mxc_request_iomux(MX53_PIN_ATA_DIOW, IOMUX_CONFIG_ALT3);
  63. mxc_iomux_set_pad(MX53_PIN_ATA_DIOW,
  64. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  65. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  66. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  67. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  68. }
  69. #ifdef CONFIG_FSL_ESDHC
  70. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  71. {MMC_SDHC1_BASE_ADDR, 1 },
  72. {MMC_SDHC2_BASE_ADDR, 1 },
  73. };
  74. int board_mmc_getcd(struct mmc *mmc)
  75. {
  76. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  77. int ret;
  78. mxc_request_iomux(MX53_PIN_GPIO_1, IOMUX_CONFIG_ALT1);
  79. mxc_request_iomux(MX53_PIN_GPIO_4, IOMUX_CONFIG_ALT1);
  80. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  81. ret = !gpio_get_value(1); /* GPIO1_1 */
  82. else
  83. ret = !gpio_get_value(4); /* GPIO1_4 */
  84. return ret;
  85. }
  86. int board_mmc_init(bd_t *bis)
  87. {
  88. u32 index;
  89. s32 status = 0;
  90. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
  91. switch (index) {
  92. case 0:
  93. mxc_request_iomux(MX53_PIN_SD1_CMD, IOMUX_CONFIG_ALT0);
  94. mxc_request_iomux(MX53_PIN_SD1_CLK, IOMUX_CONFIG_ALT0);
  95. mxc_request_iomux(MX53_PIN_SD1_DATA0,
  96. IOMUX_CONFIG_ALT0);
  97. mxc_request_iomux(MX53_PIN_SD1_DATA1,
  98. IOMUX_CONFIG_ALT0);
  99. mxc_request_iomux(MX53_PIN_SD1_DATA2,
  100. IOMUX_CONFIG_ALT0);
  101. mxc_request_iomux(MX53_PIN_SD1_DATA3,
  102. IOMUX_CONFIG_ALT0);
  103. mxc_iomux_set_pad(MX53_PIN_SD1_CMD, 0x1E4);
  104. mxc_iomux_set_pad(MX53_PIN_SD1_CLK, 0xD4);
  105. mxc_iomux_set_pad(MX53_PIN_SD1_DATA0, 0x1D4);
  106. mxc_iomux_set_pad(MX53_PIN_SD1_DATA1, 0x1D4);
  107. mxc_iomux_set_pad(MX53_PIN_SD1_DATA2, 0x1D4);
  108. mxc_iomux_set_pad(MX53_PIN_SD1_DATA3, 0x1D4);
  109. break;
  110. case 1:
  111. mxc_request_iomux(MX53_PIN_SD2_CMD,
  112. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  113. mxc_request_iomux(MX53_PIN_SD2_CLK,
  114. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  115. mxc_request_iomux(MX53_PIN_SD2_DATA0,
  116. IOMUX_CONFIG_ALT0);
  117. mxc_request_iomux(MX53_PIN_SD2_DATA1,
  118. IOMUX_CONFIG_ALT0);
  119. mxc_request_iomux(MX53_PIN_SD2_DATA2,
  120. IOMUX_CONFIG_ALT0);
  121. mxc_request_iomux(MX53_PIN_SD2_DATA3,
  122. IOMUX_CONFIG_ALT0);
  123. mxc_request_iomux(MX53_PIN_ATA_DATA12,
  124. IOMUX_CONFIG_ALT2);
  125. mxc_request_iomux(MX53_PIN_ATA_DATA13,
  126. IOMUX_CONFIG_ALT2);
  127. mxc_request_iomux(MX53_PIN_ATA_DATA14,
  128. IOMUX_CONFIG_ALT2);
  129. mxc_request_iomux(MX53_PIN_ATA_DATA15,
  130. IOMUX_CONFIG_ALT2);
  131. mxc_iomux_set_pad(MX53_PIN_SD2_CMD, 0x1E4);
  132. mxc_iomux_set_pad(MX53_PIN_SD2_CLK, 0xD4);
  133. mxc_iomux_set_pad(MX53_PIN_SD2_DATA0, 0x1D4);
  134. mxc_iomux_set_pad(MX53_PIN_SD2_DATA1, 0x1D4);
  135. mxc_iomux_set_pad(MX53_PIN_SD2_DATA2, 0x1D4);
  136. mxc_iomux_set_pad(MX53_PIN_SD2_DATA3, 0x1D4);
  137. mxc_iomux_set_pad(MX53_PIN_ATA_DATA12, 0x1D4);
  138. mxc_iomux_set_pad(MX53_PIN_ATA_DATA13, 0x1D4);
  139. mxc_iomux_set_pad(MX53_PIN_ATA_DATA14, 0x1D4);
  140. mxc_iomux_set_pad(MX53_PIN_ATA_DATA15, 0x1D4);
  141. break;
  142. default:
  143. printf("Warning: you configured more ESDHC controller"
  144. "(%d) as supported by the board(2)\n",
  145. CONFIG_SYS_FSL_ESDHC_NUM);
  146. return status;
  147. }
  148. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  149. }
  150. return status;
  151. }
  152. #endif
  153. static void weim_smc911x_iomux(void)
  154. {
  155. /* ETHERNET_INT as GPIO2_31 */
  156. mxc_request_iomux(MX53_PIN_EIM_EB3, IOMUX_CONFIG_ALT1);
  157. gpio_direction_input(ETHERNET_INT);
  158. /* Data bus */
  159. mxc_request_iomux(MX53_PIN_EIM_D16, IOMUX_CONFIG_ALT0);
  160. mxc_iomux_set_pad(MX53_PIN_EIM_D16, 0xA4);
  161. mxc_request_iomux(MX53_PIN_EIM_D17, IOMUX_CONFIG_ALT0);
  162. mxc_iomux_set_pad(MX53_PIN_EIM_D17, 0xA4);
  163. mxc_request_iomux(MX53_PIN_EIM_D18, IOMUX_CONFIG_ALT0);
  164. mxc_iomux_set_pad(MX53_PIN_EIM_D18, 0xA4);
  165. mxc_request_iomux(MX53_PIN_EIM_D19, IOMUX_CONFIG_ALT0);
  166. mxc_iomux_set_pad(MX53_PIN_EIM_D19, 0xA4);
  167. mxc_request_iomux(MX53_PIN_EIM_D20, IOMUX_CONFIG_ALT0);
  168. mxc_iomux_set_pad(MX53_PIN_EIM_D20, 0xA4);
  169. mxc_request_iomux(MX53_PIN_EIM_D21, IOMUX_CONFIG_ALT0);
  170. mxc_iomux_set_pad(MX53_PIN_EIM_D21, 0xA4);
  171. mxc_request_iomux(MX53_PIN_EIM_D22, IOMUX_CONFIG_ALT0);
  172. mxc_iomux_set_pad(MX53_PIN_EIM_D22, 0xA4);
  173. mxc_request_iomux(MX53_PIN_EIM_D23, IOMUX_CONFIG_ALT0);
  174. mxc_iomux_set_pad(MX53_PIN_EIM_D23, 0xA4);
  175. mxc_request_iomux(MX53_PIN_EIM_D24, IOMUX_CONFIG_ALT0);
  176. mxc_iomux_set_pad(MX53_PIN_EIM_D24, 0xA4);
  177. mxc_request_iomux(MX53_PIN_EIM_D25, IOMUX_CONFIG_ALT0);
  178. mxc_iomux_set_pad(MX53_PIN_EIM_D25, 0xA4);
  179. mxc_request_iomux(MX53_PIN_EIM_D26, IOMUX_CONFIG_ALT0);
  180. mxc_iomux_set_pad(MX53_PIN_EIM_D26, 0xA4);
  181. mxc_request_iomux(MX53_PIN_EIM_D27, IOMUX_CONFIG_ALT0);
  182. mxc_iomux_set_pad(MX53_PIN_EIM_D27, 0xA4);
  183. mxc_request_iomux(MX53_PIN_EIM_D28, IOMUX_CONFIG_ALT0);
  184. mxc_iomux_set_pad(MX53_PIN_EIM_D28, 0xA4);
  185. mxc_request_iomux(MX53_PIN_EIM_D29, IOMUX_CONFIG_ALT0);
  186. mxc_iomux_set_pad(MX53_PIN_EIM_D29, 0xA4);
  187. mxc_request_iomux(MX53_PIN_EIM_D30, IOMUX_CONFIG_ALT0);
  188. mxc_iomux_set_pad(MX53_PIN_EIM_D30, 0xA4);
  189. mxc_request_iomux(MX53_PIN_EIM_D31, IOMUX_CONFIG_ALT0);
  190. mxc_iomux_set_pad(MX53_PIN_EIM_D31, 0xA4);
  191. /* Address lines */
  192. mxc_request_iomux(MX53_PIN_EIM_DA0, IOMUX_CONFIG_ALT0);
  193. mxc_iomux_set_pad(MX53_PIN_EIM_DA0, 0xA4);
  194. mxc_request_iomux(MX53_PIN_EIM_DA1, IOMUX_CONFIG_ALT0);
  195. mxc_iomux_set_pad(MX53_PIN_EIM_DA1, 0xA4);
  196. mxc_request_iomux(MX53_PIN_EIM_DA2, IOMUX_CONFIG_ALT0);
  197. mxc_iomux_set_pad(MX53_PIN_EIM_DA2, 0xA4);
  198. mxc_request_iomux(MX53_PIN_EIM_DA3, IOMUX_CONFIG_ALT0);
  199. mxc_iomux_set_pad(MX53_PIN_EIM_DA3, 0xA4);
  200. mxc_request_iomux(MX53_PIN_EIM_DA4, IOMUX_CONFIG_ALT0);
  201. mxc_iomux_set_pad(MX53_PIN_EIM_DA4, 0xA4);
  202. mxc_request_iomux(MX53_PIN_EIM_DA5, IOMUX_CONFIG_ALT0);
  203. mxc_iomux_set_pad(MX53_PIN_EIM_DA5, 0xA4);
  204. mxc_request_iomux(MX53_PIN_EIM_DA6, IOMUX_CONFIG_ALT0);
  205. mxc_iomux_set_pad(MX53_PIN_EIM_DA6, 0xA4);
  206. /* other EIM signals for ethernet */
  207. mxc_request_iomux(MX53_PIN_EIM_OE, IOMUX_CONFIG_ALT0);
  208. mxc_request_iomux(MX53_PIN_EIM_RW, IOMUX_CONFIG_ALT0);
  209. mxc_request_iomux(MX53_PIN_EIM_CS1, IOMUX_CONFIG_ALT0);
  210. }
  211. static void weim_cs1_settings(void)
  212. {
  213. struct weim *weim_regs = (struct weim *)WEIM_BASE_ADDR;
  214. writel(MX53ARD_CS1GCR1, &weim_regs->cs1gcr1);
  215. writel(0x0, &weim_regs->cs1gcr2);
  216. writel(MX53ARD_CS1RCR1, &weim_regs->cs1rcr1);
  217. writel(MX53ARD_CS1RCR2, &weim_regs->cs1rcr2);
  218. writel(MX53ARD_CS1WCR1, &weim_regs->cs1wcr1);
  219. writel(0x0, &weim_regs->cs1wcr2);
  220. writel(0x0, &weim_regs->wcr);
  221. set_chipselect_size(CS0_64M_CS1_64M);
  222. }
  223. int board_early_init_f(void)
  224. {
  225. setup_iomux_uart();
  226. return 0;
  227. }
  228. int board_init(void)
  229. {
  230. /* address of boot parameters */
  231. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  232. return 0;
  233. }
  234. int board_eth_init(bd_t *bis)
  235. {
  236. int rc = 0;
  237. weim_smc911x_iomux();
  238. weim_cs1_settings();
  239. #ifdef CONFIG_SMC911X
  240. rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
  241. #endif
  242. return rc;
  243. }
  244. int checkboard(void)
  245. {
  246. puts("Board: MX53ARD\n");
  247. return 0;
  248. }