immap_85xx.h 95 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887
  1. /*
  2. * MPC85xx Internal Memory Map
  3. *
  4. * Copyright 2007-2012 Freescale Semiconductor, Inc.
  5. *
  6. * Copyright(c) 2002,2003 Motorola Inc.
  7. * Xianghua Xiao (x.xiao@motorola.com)
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __IMMAP_85xx__
  28. #define __IMMAP_85xx__
  29. #include <asm/types.h>
  30. #include <asm/fsl_dma.h>
  31. #include <asm/fsl_i2c.h>
  32. #include <asm/fsl_ifc.h>
  33. #include <asm/fsl_lbc.h>
  34. #include <asm/fsl_fman.h>
  35. typedef struct ccsr_local {
  36. u32 ccsrbarh; /* CCSR Base Addr High */
  37. u32 ccsrbarl; /* CCSR Base Addr Low */
  38. u32 ccsrar; /* CCSR Attr */
  39. #define CCSRAR_C 0x80000000 /* Commit */
  40. u8 res1[4];
  41. u32 altcbarh; /* Alternate Configuration Base Addr High */
  42. u32 altcbarl; /* Alternate Configuration Base Addr Low */
  43. u32 altcar; /* Alternate Configuration Attr */
  44. u8 res2[4];
  45. u32 bstrh; /* Boot space translation high */
  46. u32 bstrl; /* Boot space translation Low */
  47. u32 bstrar; /* Boot space translation attributes */
  48. u8 res3[0xbd4];
  49. struct {
  50. u32 lawbarh; /* LAWn base addr high */
  51. u32 lawbarl; /* LAWn base addr low */
  52. u32 lawar; /* LAWn attributes */
  53. u8 res4[4];
  54. } law[32];
  55. u8 res35[0x204];
  56. } ccsr_local_t;
  57. /* Local-Access Registers & ECM Registers */
  58. typedef struct ccsr_local_ecm {
  59. u32 ccsrbar; /* CCSR Base Addr */
  60. u8 res1[4];
  61. u32 altcbar; /* Alternate Configuration Base Addr */
  62. u8 res2[4];
  63. u32 altcar; /* Alternate Configuration Attr */
  64. u8 res3[12];
  65. u32 bptr; /* Boot Page Translation */
  66. u8 res4[3044];
  67. u32 lawbar0; /* Local Access Window 0 Base Addr */
  68. u8 res5[4];
  69. u32 lawar0; /* Local Access Window 0 Attrs */
  70. u8 res6[20];
  71. u32 lawbar1; /* Local Access Window 1 Base Addr */
  72. u8 res7[4];
  73. u32 lawar1; /* Local Access Window 1 Attrs */
  74. u8 res8[20];
  75. u32 lawbar2; /* Local Access Window 2 Base Addr */
  76. u8 res9[4];
  77. u32 lawar2; /* Local Access Window 2 Attrs */
  78. u8 res10[20];
  79. u32 lawbar3; /* Local Access Window 3 Base Addr */
  80. u8 res11[4];
  81. u32 lawar3; /* Local Access Window 3 Attrs */
  82. u8 res12[20];
  83. u32 lawbar4; /* Local Access Window 4 Base Addr */
  84. u8 res13[4];
  85. u32 lawar4; /* Local Access Window 4 Attrs */
  86. u8 res14[20];
  87. u32 lawbar5; /* Local Access Window 5 Base Addr */
  88. u8 res15[4];
  89. u32 lawar5; /* Local Access Window 5 Attrs */
  90. u8 res16[20];
  91. u32 lawbar6; /* Local Access Window 6 Base Addr */
  92. u8 res17[4];
  93. u32 lawar6; /* Local Access Window 6 Attrs */
  94. u8 res18[20];
  95. u32 lawbar7; /* Local Access Window 7 Base Addr */
  96. u8 res19[4];
  97. u32 lawar7; /* Local Access Window 7 Attrs */
  98. u8 res19_8a[20];
  99. u32 lawbar8; /* Local Access Window 8 Base Addr */
  100. u8 res19_8b[4];
  101. u32 lawar8; /* Local Access Window 8 Attrs */
  102. u8 res19_9a[20];
  103. u32 lawbar9; /* Local Access Window 9 Base Addr */
  104. u8 res19_9b[4];
  105. u32 lawar9; /* Local Access Window 9 Attrs */
  106. u8 res19_10a[20];
  107. u32 lawbar10; /* Local Access Window 10 Base Addr */
  108. u8 res19_10b[4];
  109. u32 lawar10; /* Local Access Window 10 Attrs */
  110. u8 res19_11a[20];
  111. u32 lawbar11; /* Local Access Window 11 Base Addr */
  112. u8 res19_11b[4];
  113. u32 lawar11; /* Local Access Window 11 Attrs */
  114. u8 res20[652];
  115. u32 eebacr; /* ECM CCB Addr Configuration */
  116. u8 res21[12];
  117. u32 eebpcr; /* ECM CCB Port Configuration */
  118. u8 res22[3564];
  119. u32 eedr; /* ECM Error Detect */
  120. u8 res23[4];
  121. u32 eeer; /* ECM Error Enable */
  122. u32 eeatr; /* ECM Error Attrs Capture */
  123. u32 eeadr; /* ECM Error Addr Capture */
  124. u8 res24[492];
  125. } ccsr_local_ecm_t;
  126. /* DDR memory controller registers */
  127. typedef struct ccsr_ddr {
  128. u32 cs0_bnds; /* Chip Select 0 Memory Bounds */
  129. u8 res1[4];
  130. u32 cs1_bnds; /* Chip Select 1 Memory Bounds */
  131. u8 res2[4];
  132. u32 cs2_bnds; /* Chip Select 2 Memory Bounds */
  133. u8 res3[4];
  134. u32 cs3_bnds; /* Chip Select 3 Memory Bounds */
  135. u8 res4[100];
  136. u32 cs0_config; /* Chip Select Configuration */
  137. u32 cs1_config; /* Chip Select Configuration */
  138. u32 cs2_config; /* Chip Select Configuration */
  139. u32 cs3_config; /* Chip Select Configuration */
  140. u8 res4a[48];
  141. u32 cs0_config_2; /* Chip Select Configuration 2 */
  142. u32 cs1_config_2; /* Chip Select Configuration 2 */
  143. u32 cs2_config_2; /* Chip Select Configuration 2 */
  144. u32 cs3_config_2; /* Chip Select Configuration 2 */
  145. u8 res5[48];
  146. u32 timing_cfg_3; /* SDRAM Timing Configuration 3 */
  147. u32 timing_cfg_0; /* SDRAM Timing Configuration 0 */
  148. u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */
  149. u32 timing_cfg_2; /* SDRAM Timing Configuration 2 */
  150. u32 sdram_cfg; /* SDRAM Control Configuration */
  151. u32 sdram_cfg_2; /* SDRAM Control Configuration 2 */
  152. u32 sdram_mode; /* SDRAM Mode Configuration */
  153. u32 sdram_mode_2; /* SDRAM Mode Configuration 2 */
  154. u32 sdram_md_cntl; /* SDRAM Mode Control */
  155. u32 sdram_interval; /* SDRAM Interval Configuration */
  156. u32 sdram_data_init; /* SDRAM Data initialization */
  157. u8 res6[4];
  158. u32 sdram_clk_cntl; /* SDRAM Clock Control */
  159. u8 res7[20];
  160. u32 init_addr; /* training init addr */
  161. u32 init_ext_addr; /* training init extended addr */
  162. u8 res8_1[16];
  163. u32 timing_cfg_4; /* SDRAM Timing Configuration 4 */
  164. u32 timing_cfg_5; /* SDRAM Timing Configuration 5 */
  165. u8 reg8_1a[8];
  166. u32 ddr_zq_cntl; /* ZQ calibration control*/
  167. u32 ddr_wrlvl_cntl; /* write leveling control*/
  168. u8 reg8_1aa[4];
  169. u32 ddr_sr_cntr; /* self refresh counter */
  170. u32 ddr_sdram_rcw_1; /* Control Words 1 */
  171. u32 ddr_sdram_rcw_2; /* Control Words 2 */
  172. u8 reg_1ab[8];
  173. u32 ddr_wrlvl_cntl_2; /* write leveling control 2 */
  174. u32 ddr_wrlvl_cntl_3; /* write leveling control 3 */
  175. u8 res8_1b[104];
  176. u32 sdram_mode_3; /* SDRAM Mode Configuration 3 */
  177. u32 sdram_mode_4; /* SDRAM Mode Configuration 4 */
  178. u32 sdram_mode_5; /* SDRAM Mode Configuration 5 */
  179. u32 sdram_mode_6; /* SDRAM Mode Configuration 6 */
  180. u32 sdram_mode_7; /* SDRAM Mode Configuration 7 */
  181. u32 sdram_mode_8; /* SDRAM Mode Configuration 8 */
  182. u8 res8_1ba[0x908];
  183. u32 ddr_dsr1; /* Debug Status 1 */
  184. u32 ddr_dsr2; /* Debug Status 2 */
  185. u32 ddr_cdr1; /* Control Driver 1 */
  186. u32 ddr_cdr2; /* Control Driver 2 */
  187. u8 res8_1c[200];
  188. u32 ip_rev1; /* IP Block Revision 1 */
  189. u32 ip_rev2; /* IP Block Revision 2 */
  190. u32 eor; /* Enhanced Optimization Register */
  191. u8 res8_2[252];
  192. u32 mtcr; /* Memory Test Control Register */
  193. u8 res8_3[28];
  194. u32 mtp1; /* Memory Test Pattern 1 */
  195. u32 mtp2; /* Memory Test Pattern 2 */
  196. u32 mtp3; /* Memory Test Pattern 3 */
  197. u32 mtp4; /* Memory Test Pattern 4 */
  198. u32 mtp5; /* Memory Test Pattern 5 */
  199. u32 mtp6; /* Memory Test Pattern 6 */
  200. u32 mtp7; /* Memory Test Pattern 7 */
  201. u32 mtp8; /* Memory Test Pattern 8 */
  202. u32 mtp9; /* Memory Test Pattern 9 */
  203. u32 mtp10; /* Memory Test Pattern 10 */
  204. u8 res8_4[184];
  205. u32 data_err_inject_hi; /* Data Path Err Injection Mask High */
  206. u32 data_err_inject_lo; /* Data Path Err Injection Mask Low */
  207. u32 ecc_err_inject; /* Data Path Err Injection Mask ECC */
  208. u8 res9[20];
  209. u32 capture_data_hi; /* Data Path Read Capture High */
  210. u32 capture_data_lo; /* Data Path Read Capture Low */
  211. u32 capture_ecc; /* Data Path Read Capture ECC */
  212. u8 res10[20];
  213. u32 err_detect; /* Error Detect */
  214. u32 err_disable; /* Error Disable */
  215. u32 err_int_en;
  216. u32 capture_attributes; /* Error Attrs Capture */
  217. u32 capture_address; /* Error Addr Capture */
  218. u32 capture_ext_address; /* Error Extended Addr Capture */
  219. u32 err_sbe; /* Single-Bit ECC Error Management */
  220. u8 res11[164];
  221. u32 debug[32]; /* debug_1 to debug_32 */
  222. u8 res12[128];
  223. } ccsr_ddr_t;
  224. #define DDR_EOR_RD_BDW_OPT_DIS 0x80000000 /* Read BDW Opt. disable */
  225. #define DDR_EOR_ADDR_HASH_EN 0x40000000 /* Address hash enabled */
  226. /* I2C Registers */
  227. typedef struct ccsr_i2c {
  228. struct fsl_i2c i2c[1];
  229. u8 res[4096 - 1 * sizeof(struct fsl_i2c)];
  230. } ccsr_i2c_t;
  231. #if defined(CONFIG_MPC8540) \
  232. || defined(CONFIG_MPC8541) \
  233. || defined(CONFIG_MPC8548) \
  234. || defined(CONFIG_MPC8555)
  235. /* DUART Registers */
  236. typedef struct ccsr_duart {
  237. u8 res1[1280];
  238. /* URBR1, UTHR1, UDLB1 with the same addr */
  239. u8 urbr1_uthr1_udlb1;
  240. /* UIER1, UDMB1 with the same addr01 */
  241. u8 uier1_udmb1;
  242. /* UIIR1, UFCR1, UAFR1 with the same addr */
  243. u8 uiir1_ufcr1_uafr1;
  244. u8 ulcr1; /* UART1 Line Control */
  245. u8 umcr1; /* UART1 Modem Control */
  246. u8 ulsr1; /* UART1 Line Status */
  247. u8 umsr1; /* UART1 Modem Status */
  248. u8 uscr1; /* UART1 Scratch */
  249. u8 res2[8];
  250. u8 udsr1; /* UART1 DMA Status */
  251. u8 res3[239];
  252. /* URBR2, UTHR2, UDLB2 with the same addr */
  253. u8 urbr2_uthr2_udlb2;
  254. /* UIER2, UDMB2 with the same addr */
  255. u8 uier2_udmb2;
  256. /* UIIR2, UFCR2, UAFR2 with the same addr */
  257. u8 uiir2_ufcr2_uafr2;
  258. u8 ulcr2; /* UART2 Line Control */
  259. u8 umcr2; /* UART2 Modem Control */
  260. u8 ulsr2; /* UART2 Line Status */
  261. u8 umsr2; /* UART2 Modem Status */
  262. u8 uscr2; /* UART2 Scratch */
  263. u8 res4[8];
  264. u8 udsr2; /* UART2 DMA Status */
  265. u8 res5[2543];
  266. } ccsr_duart_t;
  267. #else /* MPC8560 uses UART on its CPM */
  268. typedef struct ccsr_duart {
  269. u8 res[4096];
  270. } ccsr_duart_t;
  271. #endif
  272. /* eSPI Registers */
  273. typedef struct ccsr_espi {
  274. u32 mode; /* eSPI mode */
  275. u32 event; /* eSPI event */
  276. u32 mask; /* eSPI mask */
  277. u32 com; /* eSPI command */
  278. u32 tx; /* eSPI transmit FIFO access */
  279. u32 rx; /* eSPI receive FIFO access */
  280. u8 res1[8]; /* reserved */
  281. u32 csmode[4]; /* 0x2c: sSPI CS0/1/2/3 mode */
  282. u8 res2[4048]; /* fill up to 0x1000 */
  283. } ccsr_espi_t;
  284. /* PCI Registers */
  285. typedef struct ccsr_pcix {
  286. u32 cfg_addr; /* PCIX Configuration Addr */
  287. u32 cfg_data; /* PCIX Configuration Data */
  288. u32 int_ack; /* PCIX IRQ Acknowledge */
  289. u8 res000c[52];
  290. u32 liodn_base; /* PCIX LIODN base register */
  291. u8 res0044[3004];
  292. u32 potar0; /* PCIX Outbound Transaction Addr 0 */
  293. u32 potear0; /* PCIX Outbound Translation Extended Addr 0 */
  294. u32 powbar0; /* PCIX Outbound Window Base Addr 0 */
  295. u32 powbear0; /* PCIX Outbound Window Base Extended Addr 0 */
  296. u32 powar0; /* PCIX Outbound Window Attrs 0 */
  297. u8 res2[12];
  298. u32 potar1; /* PCIX Outbound Transaction Addr 1 */
  299. u32 potear1; /* PCIX Outbound Translation Extended Addr 1 */
  300. u32 powbar1; /* PCIX Outbound Window Base Addr 1 */
  301. u32 powbear1; /* PCIX Outbound Window Base Extended Addr 1 */
  302. u32 powar1; /* PCIX Outbound Window Attrs 1 */
  303. u8 res3[12];
  304. u32 potar2; /* PCIX Outbound Transaction Addr 2 */
  305. u32 potear2; /* PCIX Outbound Translation Extended Addr 2 */
  306. u32 powbar2; /* PCIX Outbound Window Base Addr 2 */
  307. u32 powbear2; /* PCIX Outbound Window Base Extended Addr 2 */
  308. u32 powar2; /* PCIX Outbound Window Attrs 2 */
  309. u8 res4[12];
  310. u32 potar3; /* PCIX Outbound Transaction Addr 3 */
  311. u32 potear3; /* PCIX Outbound Translation Extended Addr 3 */
  312. u32 powbar3; /* PCIX Outbound Window Base Addr 3 */
  313. u32 powbear3; /* PCIX Outbound Window Base Extended Addr 3 */
  314. u32 powar3; /* PCIX Outbound Window Attrs 3 */
  315. u8 res5[12];
  316. u32 potar4; /* PCIX Outbound Transaction Addr 4 */
  317. u32 potear4; /* PCIX Outbound Translation Extended Addr 4 */
  318. u32 powbar4; /* PCIX Outbound Window Base Addr 4 */
  319. u32 powbear4; /* PCIX Outbound Window Base Extended Addr 4 */
  320. u32 powar4; /* PCIX Outbound Window Attrs 4 */
  321. u8 res6[268];
  322. u32 pitar3; /* PCIX Inbound Translation Addr 3 */
  323. u32 pitear3; /* PCIX Inbound Translation Extended Addr 3 */
  324. u32 piwbar3; /* PCIX Inbound Window Base Addr 3 */
  325. u32 piwbear3; /* PCIX Inbound Window Base Extended Addr 3 */
  326. u32 piwar3; /* PCIX Inbound Window Attrs 3 */
  327. u8 res7[12];
  328. u32 pitar2; /* PCIX Inbound Translation Addr 2 */
  329. u32 pitear2; /* PCIX Inbound Translation Extended Addr 2 */
  330. u32 piwbar2; /* PCIX Inbound Window Base Addr 2 */
  331. u32 piwbear2; /* PCIX Inbound Window Base Extended Addr 2 */
  332. u32 piwar2; /* PCIX Inbound Window Attrs 2 */
  333. u8 res8[12];
  334. u32 pitar1; /* PCIX Inbound Translation Addr 1 */
  335. u32 pitear1; /* PCIX Inbound Translation Extended Addr 1 */
  336. u32 piwbar1; /* PCIX Inbound Window Base Addr 1 */
  337. u8 res9[4];
  338. u32 piwar1; /* PCIX Inbound Window Attrs 1 */
  339. u8 res10[12];
  340. u32 pedr; /* PCIX Error Detect */
  341. u32 pecdr; /* PCIX Error Capture Disable */
  342. u32 peer; /* PCIX Error Enable */
  343. u32 peattrcr; /* PCIX Error Attrs Capture */
  344. u32 peaddrcr; /* PCIX Error Addr Capture */
  345. u32 peextaddrcr; /* PCIX Error Extended Addr Capture */
  346. u32 pedlcr; /* PCIX Error Data Low Capture */
  347. u32 pedhcr; /* PCIX Error Error Data High Capture */
  348. u32 gas_timr; /* PCIX Gasket Timer */
  349. u8 res11[476];
  350. } ccsr_pcix_t;
  351. #define PCIX_COMMAND 0x62
  352. #define POWAR_EN 0x80000000
  353. #define POWAR_IO_READ 0x00080000
  354. #define POWAR_MEM_READ 0x00040000
  355. #define POWAR_IO_WRITE 0x00008000
  356. #define POWAR_MEM_WRITE 0x00004000
  357. #define POWAR_MEM_512M 0x0000001c
  358. #define POWAR_IO_1M 0x00000013
  359. #define PIWAR_EN 0x80000000
  360. #define PIWAR_PF 0x20000000
  361. #define PIWAR_LOCAL 0x00f00000
  362. #define PIWAR_READ_SNOOP 0x00050000
  363. #define PIWAR_WRITE_SNOOP 0x00005000
  364. #define PIWAR_MEM_2G 0x0000001e
  365. typedef struct ccsr_gpio {
  366. u32 gpdir;
  367. u32 gpodr;
  368. u32 gpdat;
  369. u32 gpier;
  370. u32 gpimr;
  371. u32 gpicr;
  372. } ccsr_gpio_t;
  373. /* L2 Cache Registers */
  374. typedef struct ccsr_l2cache {
  375. u32 l2ctl; /* L2 configuration 0 */
  376. u8 res1[12];
  377. u32 l2cewar0; /* L2 cache external write addr 0 */
  378. u8 res2[4];
  379. u32 l2cewcr0; /* L2 cache external write control 0 */
  380. u8 res3[4];
  381. u32 l2cewar1; /* L2 cache external write addr 1 */
  382. u8 res4[4];
  383. u32 l2cewcr1; /* L2 cache external write control 1 */
  384. u8 res5[4];
  385. u32 l2cewar2; /* L2 cache external write addr 2 */
  386. u8 res6[4];
  387. u32 l2cewcr2; /* L2 cache external write control 2 */
  388. u8 res7[4];
  389. u32 l2cewar3; /* L2 cache external write addr 3 */
  390. u8 res8[4];
  391. u32 l2cewcr3; /* L2 cache external write control 3 */
  392. u8 res9[180];
  393. u32 l2srbar0; /* L2 memory-mapped SRAM base addr 0 */
  394. u8 res10[4];
  395. u32 l2srbar1; /* L2 memory-mapped SRAM base addr 1 */
  396. u8 res11[3316];
  397. u32 l2errinjhi; /* L2 error injection mask high */
  398. u32 l2errinjlo; /* L2 error injection mask low */
  399. u32 l2errinjctl; /* L2 error injection tag/ECC control */
  400. u8 res12[20];
  401. u32 l2captdatahi; /* L2 error data high capture */
  402. u32 l2captdatalo; /* L2 error data low capture */
  403. u32 l2captecc; /* L2 error ECC capture */
  404. u8 res13[20];
  405. u32 l2errdet; /* L2 error detect */
  406. u32 l2errdis; /* L2 error disable */
  407. u32 l2errinten; /* L2 error interrupt enable */
  408. u32 l2errattr; /* L2 error attributes capture */
  409. u32 l2erraddr; /* L2 error addr capture */
  410. u8 res14[4];
  411. u32 l2errctl; /* L2 error control */
  412. u8 res15[420];
  413. } ccsr_l2cache_t;
  414. #define MPC85xx_L2CTL_L2E 0x80000000
  415. #define MPC85xx_L2CTL_L2SRAM_ENTIRE 0x00010000
  416. #define MPC85xx_L2ERRDIS_MBECC 0x00000008
  417. #define MPC85xx_L2ERRDIS_SBECC 0x00000004
  418. /* DMA Registers */
  419. typedef struct ccsr_dma {
  420. u8 res1[256];
  421. struct fsl_dma dma[4];
  422. u32 dgsr; /* DMA General Status */
  423. u8 res2[11516];
  424. } ccsr_dma_t;
  425. /* tsec */
  426. typedef struct ccsr_tsec {
  427. u8 res1[16];
  428. u32 ievent; /* IRQ Event */
  429. u32 imask; /* IRQ Mask */
  430. u32 edis; /* Error Disabled */
  431. u8 res2[4];
  432. u32 ecntrl; /* Ethernet Control */
  433. u32 minflr; /* Minimum Frame Len */
  434. u32 ptv; /* Pause Time Value */
  435. u32 dmactrl; /* DMA Control */
  436. u32 tbipa; /* TBI PHY Addr */
  437. u8 res3[88];
  438. u32 fifo_tx_thr; /* FIFO transmit threshold */
  439. u8 res4[8];
  440. u32 fifo_tx_starve; /* FIFO transmit starve */
  441. u32 fifo_tx_starve_shutoff; /* FIFO transmit starve shutoff */
  442. u8 res5[96];
  443. u32 tctrl; /* TX Control */
  444. u32 tstat; /* TX Status */
  445. u8 res6[4];
  446. u32 tbdlen; /* TX Buffer Desc Data Len */
  447. u8 res7[16];
  448. u32 ctbptrh; /* Current TX Buffer Desc Ptr High */
  449. u32 ctbptr; /* Current TX Buffer Desc Ptr */
  450. u8 res8[88];
  451. u32 tbptrh; /* TX Buffer Desc Ptr High */
  452. u32 tbptr; /* TX Buffer Desc Ptr Low */
  453. u8 res9[120];
  454. u32 tbaseh; /* TX Desc Base Addr High */
  455. u32 tbase; /* TX Desc Base Addr */
  456. u8 res10[168];
  457. u32 ostbd; /* Out-of-Sequence(OOS) TX Buffer Desc */
  458. u32 ostbdp; /* OOS TX Data Buffer Ptr */
  459. u32 os32tbdp; /* OOS 32 Bytes TX Data Buffer Ptr Low */
  460. u32 os32iptrh; /* OOS 32 Bytes TX Insert Ptr High */
  461. u32 os32iptrl; /* OOS 32 Bytes TX Insert Ptr Low */
  462. u32 os32tbdr; /* OOS 32 Bytes TX Reserved */
  463. u32 os32iil; /* OOS 32 Bytes TX Insert Idx/Len */
  464. u8 res11[52];
  465. u32 rctrl; /* RX Control */
  466. u32 rstat; /* RX Status */
  467. u8 res12[4];
  468. u32 rbdlen; /* RxBD Data Len */
  469. u8 res13[16];
  470. u32 crbptrh; /* Current RX Buffer Desc Ptr High */
  471. u32 crbptr; /* Current RX Buffer Desc Ptr */
  472. u8 res14[24];
  473. u32 mrblr; /* Maximum RX Buffer Len */
  474. u32 mrblr2r3; /* Maximum RX Buffer Len R2R3 */
  475. u8 res15[56];
  476. u32 rbptrh; /* RX Buffer Desc Ptr High 0 */
  477. u32 rbptr; /* RX Buffer Desc Ptr */
  478. u32 rbptrh1; /* RX Buffer Desc Ptr High 1 */
  479. u32 rbptrl1; /* RX Buffer Desc Ptr Low 1 */
  480. u32 rbptrh2; /* RX Buffer Desc Ptr High 2 */
  481. u32 rbptrl2; /* RX Buffer Desc Ptr Low 2 */
  482. u32 rbptrh3; /* RX Buffer Desc Ptr High 3 */
  483. u32 rbptrl3; /* RX Buffer Desc Ptr Low 3 */
  484. u8 res16[96];
  485. u32 rbaseh; /* RX Desc Base Addr High 0 */
  486. u32 rbase; /* RX Desc Base Addr */
  487. u32 rbaseh1; /* RX Desc Base Addr High 1 */
  488. u32 rbasel1; /* RX Desc Base Addr Low 1 */
  489. u32 rbaseh2; /* RX Desc Base Addr High 2 */
  490. u32 rbasel2; /* RX Desc Base Addr Low 2 */
  491. u32 rbaseh3; /* RX Desc Base Addr High 3 */
  492. u32 rbasel3; /* RX Desc Base Addr Low 3 */
  493. u8 res17[224];
  494. u32 maccfg1; /* MAC Configuration 1 */
  495. u32 maccfg2; /* MAC Configuration 2 */
  496. u32 ipgifg; /* Inter Packet Gap/Inter Frame Gap */
  497. u32 hafdup; /* Half Duplex */
  498. u32 maxfrm; /* Maximum Frame Len */
  499. u8 res18[12];
  500. u32 miimcfg; /* MII Management Configuration */
  501. u32 miimcom; /* MII Management Cmd */
  502. u32 miimadd; /* MII Management Addr */
  503. u32 miimcon; /* MII Management Control */
  504. u32 miimstat; /* MII Management Status */
  505. u32 miimind; /* MII Management Indicator */
  506. u8 res19[4];
  507. u32 ifstat; /* Interface Status */
  508. u32 macstnaddr1; /* Station Addr Part 1 */
  509. u32 macstnaddr2; /* Station Addr Part 2 */
  510. u8 res20[312];
  511. u32 tr64; /* TX & RX 64-byte Frame Counter */
  512. u32 tr127; /* TX & RX 65-127 byte Frame Counter */
  513. u32 tr255; /* TX & RX 128-255 byte Frame Counter */
  514. u32 tr511; /* TX & RX 256-511 byte Frame Counter */
  515. u32 tr1k; /* TX & RX 512-1023 byte Frame Counter */
  516. u32 trmax; /* TX & RX 1024-1518 byte Frame Counter */
  517. u32 trmgv; /* TX & RX 1519-1522 byte Good VLAN Frame */
  518. u32 rbyt; /* RX Byte Counter */
  519. u32 rpkt; /* RX Packet Counter */
  520. u32 rfcs; /* RX FCS Error Counter */
  521. u32 rmca; /* RX Multicast Packet Counter */
  522. u32 rbca; /* RX Broadcast Packet Counter */
  523. u32 rxcf; /* RX Control Frame Packet Counter */
  524. u32 rxpf; /* RX Pause Frame Packet Counter */
  525. u32 rxuo; /* RX Unknown OP Code Counter */
  526. u32 raln; /* RX Alignment Error Counter */
  527. u32 rflr; /* RX Frame Len Error Counter */
  528. u32 rcde; /* RX Code Error Counter */
  529. u32 rcse; /* RX Carrier Sense Error Counter */
  530. u32 rund; /* RX Undersize Packet Counter */
  531. u32 rovr; /* RX Oversize Packet Counter */
  532. u32 rfrg; /* RX Fragments Counter */
  533. u32 rjbr; /* RX Jabber Counter */
  534. u32 rdrp; /* RX Drop Counter */
  535. u32 tbyt; /* TX Byte Counter Counter */
  536. u32 tpkt; /* TX Packet Counter */
  537. u32 tmca; /* TX Multicast Packet Counter */
  538. u32 tbca; /* TX Broadcast Packet Counter */
  539. u32 txpf; /* TX Pause Control Frame Counter */
  540. u32 tdfr; /* TX Deferral Packet Counter */
  541. u32 tedf; /* TX Excessive Deferral Packet Counter */
  542. u32 tscl; /* TX Single Collision Packet Counter */
  543. u32 tmcl; /* TX Multiple Collision Packet Counter */
  544. u32 tlcl; /* TX Late Collision Packet Counter */
  545. u32 txcl; /* TX Excessive Collision Packet Counter */
  546. u32 tncl; /* TX Total Collision Counter */
  547. u8 res21[4];
  548. u32 tdrp; /* TX Drop Frame Counter */
  549. u32 tjbr; /* TX Jabber Frame Counter */
  550. u32 tfcs; /* TX FCS Error Counter */
  551. u32 txcf; /* TX Control Frame Counter */
  552. u32 tovr; /* TX Oversize Frame Counter */
  553. u32 tund; /* TX Undersize Frame Counter */
  554. u32 tfrg; /* TX Fragments Frame Counter */
  555. u32 car1; /* Carry One */
  556. u32 car2; /* Carry Two */
  557. u32 cam1; /* Carry Mask One */
  558. u32 cam2; /* Carry Mask Two */
  559. u8 res22[192];
  560. u32 iaddr0; /* Indivdual addr 0 */
  561. u32 iaddr1; /* Indivdual addr 1 */
  562. u32 iaddr2; /* Indivdual addr 2 */
  563. u32 iaddr3; /* Indivdual addr 3 */
  564. u32 iaddr4; /* Indivdual addr 4 */
  565. u32 iaddr5; /* Indivdual addr 5 */
  566. u32 iaddr6; /* Indivdual addr 6 */
  567. u32 iaddr7; /* Indivdual addr 7 */
  568. u8 res23[96];
  569. u32 gaddr0; /* Global addr 0 */
  570. u32 gaddr1; /* Global addr 1 */
  571. u32 gaddr2; /* Global addr 2 */
  572. u32 gaddr3; /* Global addr 3 */
  573. u32 gaddr4; /* Global addr 4 */
  574. u32 gaddr5; /* Global addr 5 */
  575. u32 gaddr6; /* Global addr 6 */
  576. u32 gaddr7; /* Global addr 7 */
  577. u8 res24[96];
  578. u32 pmd0; /* Pattern Match Data */
  579. u8 res25[4];
  580. u32 pmask0; /* Pattern Mask */
  581. u8 res26[4];
  582. u32 pcntrl0; /* Pattern Match Control */
  583. u8 res27[4];
  584. u32 pattrb0; /* Pattern Match Attrs */
  585. u32 pattrbeli0; /* Pattern Match Attrs Extract Len & Idx */
  586. u32 pmd1; /* Pattern Match Data */
  587. u8 res28[4];
  588. u32 pmask1; /* Pattern Mask */
  589. u8 res29[4];
  590. u32 pcntrl1; /* Pattern Match Control */
  591. u8 res30[4];
  592. u32 pattrb1; /* Pattern Match Attrs */
  593. u32 pattrbeli1; /* Pattern Match Attrs Extract Len & Idx */
  594. u32 pmd2; /* Pattern Match Data */
  595. u8 res31[4];
  596. u32 pmask2; /* Pattern Mask */
  597. u8 res32[4];
  598. u32 pcntrl2; /* Pattern Match Control */
  599. u8 res33[4];
  600. u32 pattrb2; /* Pattern Match Attrs */
  601. u32 pattrbeli2; /* Pattern Match Attrs Extract Len & Idx */
  602. u32 pmd3; /* Pattern Match Data */
  603. u8 res34[4];
  604. u32 pmask3; /* Pattern Mask */
  605. u8 res35[4];
  606. u32 pcntrl3; /* Pattern Match Control */
  607. u8 res36[4];
  608. u32 pattrb3; /* Pattern Match Attrs */
  609. u32 pattrbeli3; /* Pattern Match Attrs Extract Len & Idx */
  610. u32 pmd4; /* Pattern Match Data */
  611. u8 res37[4];
  612. u32 pmask4; /* Pattern Mask */
  613. u8 res38[4];
  614. u32 pcntrl4; /* Pattern Match Control */
  615. u8 res39[4];
  616. u32 pattrb4; /* Pattern Match Attrs */
  617. u32 pattrbeli4; /* Pattern Match Attrs Extract Len & Idx */
  618. u32 pmd5; /* Pattern Match Data */
  619. u8 res40[4];
  620. u32 pmask5; /* Pattern Mask */
  621. u8 res41[4];
  622. u32 pcntrl5; /* Pattern Match Control */
  623. u8 res42[4];
  624. u32 pattrb5; /* Pattern Match Attrs */
  625. u32 pattrbeli5; /* Pattern Match Attrs Extract Len & Idx */
  626. u32 pmd6; /* Pattern Match Data */
  627. u8 res43[4];
  628. u32 pmask6; /* Pattern Mask */
  629. u8 res44[4];
  630. u32 pcntrl6; /* Pattern Match Control */
  631. u8 res45[4];
  632. u32 pattrb6; /* Pattern Match Attrs */
  633. u32 pattrbeli6; /* Pattern Match Attrs Extract Len & Idx */
  634. u32 pmd7; /* Pattern Match Data */
  635. u8 res46[4];
  636. u32 pmask7; /* Pattern Mask */
  637. u8 res47[4];
  638. u32 pcntrl7; /* Pattern Match Control */
  639. u8 res48[4];
  640. u32 pattrb7; /* Pattern Match Attrs */
  641. u32 pattrbeli7; /* Pattern Match Attrs Extract Len & Idx */
  642. u32 pmd8; /* Pattern Match Data */
  643. u8 res49[4];
  644. u32 pmask8; /* Pattern Mask */
  645. u8 res50[4];
  646. u32 pcntrl8; /* Pattern Match Control */
  647. u8 res51[4];
  648. u32 pattrb8; /* Pattern Match Attrs */
  649. u32 pattrbeli8; /* Pattern Match Attrs Extract Len & Idx */
  650. u32 pmd9; /* Pattern Match Data */
  651. u8 res52[4];
  652. u32 pmask9; /* Pattern Mask */
  653. u8 res53[4];
  654. u32 pcntrl9; /* Pattern Match Control */
  655. u8 res54[4];
  656. u32 pattrb9; /* Pattern Match Attrs */
  657. u32 pattrbeli9; /* Pattern Match Attrs Extract Len & Idx */
  658. u32 pmd10; /* Pattern Match Data */
  659. u8 res55[4];
  660. u32 pmask10; /* Pattern Mask */
  661. u8 res56[4];
  662. u32 pcntrl10; /* Pattern Match Control */
  663. u8 res57[4];
  664. u32 pattrb10; /* Pattern Match Attrs */
  665. u32 pattrbeli10; /* Pattern Match Attrs Extract Len & Idx */
  666. u32 pmd11; /* Pattern Match Data */
  667. u8 res58[4];
  668. u32 pmask11; /* Pattern Mask */
  669. u8 res59[4];
  670. u32 pcntrl11; /* Pattern Match Control */
  671. u8 res60[4];
  672. u32 pattrb11; /* Pattern Match Attrs */
  673. u32 pattrbeli11; /* Pattern Match Attrs Extract Len & Idx */
  674. u32 pmd12; /* Pattern Match Data */
  675. u8 res61[4];
  676. u32 pmask12; /* Pattern Mask */
  677. u8 res62[4];
  678. u32 pcntrl12; /* Pattern Match Control */
  679. u8 res63[4];
  680. u32 pattrb12; /* Pattern Match Attrs */
  681. u32 pattrbeli12; /* Pattern Match Attrs Extract Len & Idx */
  682. u32 pmd13; /* Pattern Match Data */
  683. u8 res64[4];
  684. u32 pmask13; /* Pattern Mask */
  685. u8 res65[4];
  686. u32 pcntrl13; /* Pattern Match Control */
  687. u8 res66[4];
  688. u32 pattrb13; /* Pattern Match Attrs */
  689. u32 pattrbeli13; /* Pattern Match Attrs Extract Len & Idx */
  690. u32 pmd14; /* Pattern Match Data */
  691. u8 res67[4];
  692. u32 pmask14; /* Pattern Mask */
  693. u8 res68[4];
  694. u32 pcntrl14; /* Pattern Match Control */
  695. u8 res69[4];
  696. u32 pattrb14; /* Pattern Match Attrs */
  697. u32 pattrbeli14; /* Pattern Match Attrs Extract Len & Idx */
  698. u32 pmd15; /* Pattern Match Data */
  699. u8 res70[4];
  700. u32 pmask15; /* Pattern Mask */
  701. u8 res71[4];
  702. u32 pcntrl15; /* Pattern Match Control */
  703. u8 res72[4];
  704. u32 pattrb15; /* Pattern Match Attrs */
  705. u32 pattrbeli15; /* Pattern Match Attrs Extract Len & Idx */
  706. u8 res73[248];
  707. u32 attr; /* Attrs */
  708. u32 attreli; /* Attrs Extract Len & Idx */
  709. u8 res74[1024];
  710. } ccsr_tsec_t;
  711. /* PIC Registers */
  712. typedef struct ccsr_pic {
  713. u8 res1[64];
  714. u32 ipidr0; /* Interprocessor IRQ Dispatch 0 */
  715. u8 res2[12];
  716. u32 ipidr1; /* Interprocessor IRQ Dispatch 1 */
  717. u8 res3[12];
  718. u32 ipidr2; /* Interprocessor IRQ Dispatch 2 */
  719. u8 res4[12];
  720. u32 ipidr3; /* Interprocessor IRQ Dispatch 3 */
  721. u8 res5[12];
  722. u32 ctpr; /* Current Task Priority */
  723. u8 res6[12];
  724. u32 whoami; /* Who Am I */
  725. u8 res7[12];
  726. u32 iack; /* IRQ Acknowledge */
  727. u8 res8[12];
  728. u32 eoi; /* End Of IRQ */
  729. u8 res9[3916];
  730. u32 frr; /* Feature Reporting */
  731. u8 res10[28];
  732. u32 gcr; /* Global Configuration */
  733. #define MPC85xx_PICGCR_RST 0x80000000
  734. #define MPC85xx_PICGCR_M 0x20000000
  735. u8 res11[92];
  736. u32 vir; /* Vendor Identification */
  737. u8 res12[12];
  738. u32 pir; /* Processor Initialization */
  739. u8 res13[12];
  740. u32 ipivpr0; /* IPI Vector/Priority 0 */
  741. u8 res14[12];
  742. u32 ipivpr1; /* IPI Vector/Priority 1 */
  743. u8 res15[12];
  744. u32 ipivpr2; /* IPI Vector/Priority 2 */
  745. u8 res16[12];
  746. u32 ipivpr3; /* IPI Vector/Priority 3 */
  747. u8 res17[12];
  748. u32 svr; /* Spurious Vector */
  749. u8 res18[12];
  750. u32 tfrr; /* Timer Frequency Reporting */
  751. u8 res19[12];
  752. u32 gtccr0; /* Global Timer Current Count 0 */
  753. u8 res20[12];
  754. u32 gtbcr0; /* Global Timer Base Count 0 */
  755. u8 res21[12];
  756. u32 gtvpr0; /* Global Timer Vector/Priority 0 */
  757. u8 res22[12];
  758. u32 gtdr0; /* Global Timer Destination 0 */
  759. u8 res23[12];
  760. u32 gtccr1; /* Global Timer Current Count 1 */
  761. u8 res24[12];
  762. u32 gtbcr1; /* Global Timer Base Count 1 */
  763. u8 res25[12];
  764. u32 gtvpr1; /* Global Timer Vector/Priority 1 */
  765. u8 res26[12];
  766. u32 gtdr1; /* Global Timer Destination 1 */
  767. u8 res27[12];
  768. u32 gtccr2; /* Global Timer Current Count 2 */
  769. u8 res28[12];
  770. u32 gtbcr2; /* Global Timer Base Count 2 */
  771. u8 res29[12];
  772. u32 gtvpr2; /* Global Timer Vector/Priority 2 */
  773. u8 res30[12];
  774. u32 gtdr2; /* Global Timer Destination 2 */
  775. u8 res31[12];
  776. u32 gtccr3; /* Global Timer Current Count 3 */
  777. u8 res32[12];
  778. u32 gtbcr3; /* Global Timer Base Count 3 */
  779. u8 res33[12];
  780. u32 gtvpr3; /* Global Timer Vector/Priority 3 */
  781. u8 res34[12];
  782. u32 gtdr3; /* Global Timer Destination 3 */
  783. u8 res35[268];
  784. u32 tcr; /* Timer Control */
  785. u8 res36[12];
  786. u32 irqsr0; /* IRQ_OUT Summary 0 */
  787. u8 res37[12];
  788. u32 irqsr1; /* IRQ_OUT Summary 1 */
  789. u8 res38[12];
  790. u32 cisr0; /* Critical IRQ Summary 0 */
  791. u8 res39[12];
  792. u32 cisr1; /* Critical IRQ Summary 1 */
  793. u8 res40[188];
  794. u32 msgr0; /* Message 0 */
  795. u8 res41[12];
  796. u32 msgr1; /* Message 1 */
  797. u8 res42[12];
  798. u32 msgr2; /* Message 2 */
  799. u8 res43[12];
  800. u32 msgr3; /* Message 3 */
  801. u8 res44[204];
  802. u32 mer; /* Message Enable */
  803. u8 res45[12];
  804. u32 msr; /* Message Status */
  805. u8 res46[60140];
  806. u32 eivpr0; /* External IRQ Vector/Priority 0 */
  807. u8 res47[12];
  808. u32 eidr0; /* External IRQ Destination 0 */
  809. u8 res48[12];
  810. u32 eivpr1; /* External IRQ Vector/Priority 1 */
  811. u8 res49[12];
  812. u32 eidr1; /* External IRQ Destination 1 */
  813. u8 res50[12];
  814. u32 eivpr2; /* External IRQ Vector/Priority 2 */
  815. u8 res51[12];
  816. u32 eidr2; /* External IRQ Destination 2 */
  817. u8 res52[12];
  818. u32 eivpr3; /* External IRQ Vector/Priority 3 */
  819. u8 res53[12];
  820. u32 eidr3; /* External IRQ Destination 3 */
  821. u8 res54[12];
  822. u32 eivpr4; /* External IRQ Vector/Priority 4 */
  823. u8 res55[12];
  824. u32 eidr4; /* External IRQ Destination 4 */
  825. u8 res56[12];
  826. u32 eivpr5; /* External IRQ Vector/Priority 5 */
  827. u8 res57[12];
  828. u32 eidr5; /* External IRQ Destination 5 */
  829. u8 res58[12];
  830. u32 eivpr6; /* External IRQ Vector/Priority 6 */
  831. u8 res59[12];
  832. u32 eidr6; /* External IRQ Destination 6 */
  833. u8 res60[12];
  834. u32 eivpr7; /* External IRQ Vector/Priority 7 */
  835. u8 res61[12];
  836. u32 eidr7; /* External IRQ Destination 7 */
  837. u8 res62[12];
  838. u32 eivpr8; /* External IRQ Vector/Priority 8 */
  839. u8 res63[12];
  840. u32 eidr8; /* External IRQ Destination 8 */
  841. u8 res64[12];
  842. u32 eivpr9; /* External IRQ Vector/Priority 9 */
  843. u8 res65[12];
  844. u32 eidr9; /* External IRQ Destination 9 */
  845. u8 res66[12];
  846. u32 eivpr10; /* External IRQ Vector/Priority 10 */
  847. u8 res67[12];
  848. u32 eidr10; /* External IRQ Destination 10 */
  849. u8 res68[12];
  850. u32 eivpr11; /* External IRQ Vector/Priority 11 */
  851. u8 res69[12];
  852. u32 eidr11; /* External IRQ Destination 11 */
  853. u8 res70[140];
  854. u32 iivpr0; /* Internal IRQ Vector/Priority 0 */
  855. u8 res71[12];
  856. u32 iidr0; /* Internal IRQ Destination 0 */
  857. u8 res72[12];
  858. u32 iivpr1; /* Internal IRQ Vector/Priority 1 */
  859. u8 res73[12];
  860. u32 iidr1; /* Internal IRQ Destination 1 */
  861. u8 res74[12];
  862. u32 iivpr2; /* Internal IRQ Vector/Priority 2 */
  863. u8 res75[12];
  864. u32 iidr2; /* Internal IRQ Destination 2 */
  865. u8 res76[12];
  866. u32 iivpr3; /* Internal IRQ Vector/Priority 3 */
  867. u8 res77[12];
  868. u32 iidr3; /* Internal IRQ Destination 3 */
  869. u8 res78[12];
  870. u32 iivpr4; /* Internal IRQ Vector/Priority 4 */
  871. u8 res79[12];
  872. u32 iidr4; /* Internal IRQ Destination 4 */
  873. u8 res80[12];
  874. u32 iivpr5; /* Internal IRQ Vector/Priority 5 */
  875. u8 res81[12];
  876. u32 iidr5; /* Internal IRQ Destination 5 */
  877. u8 res82[12];
  878. u32 iivpr6; /* Internal IRQ Vector/Priority 6 */
  879. u8 res83[12];
  880. u32 iidr6; /* Internal IRQ Destination 6 */
  881. u8 res84[12];
  882. u32 iivpr7; /* Internal IRQ Vector/Priority 7 */
  883. u8 res85[12];
  884. u32 iidr7; /* Internal IRQ Destination 7 */
  885. u8 res86[12];
  886. u32 iivpr8; /* Internal IRQ Vector/Priority 8 */
  887. u8 res87[12];
  888. u32 iidr8; /* Internal IRQ Destination 8 */
  889. u8 res88[12];
  890. u32 iivpr9; /* Internal IRQ Vector/Priority 9 */
  891. u8 res89[12];
  892. u32 iidr9; /* Internal IRQ Destination 9 */
  893. u8 res90[12];
  894. u32 iivpr10; /* Internal IRQ Vector/Priority 10 */
  895. u8 res91[12];
  896. u32 iidr10; /* Internal IRQ Destination 10 */
  897. u8 res92[12];
  898. u32 iivpr11; /* Internal IRQ Vector/Priority 11 */
  899. u8 res93[12];
  900. u32 iidr11; /* Internal IRQ Destination 11 */
  901. u8 res94[12];
  902. u32 iivpr12; /* Internal IRQ Vector/Priority 12 */
  903. u8 res95[12];
  904. u32 iidr12; /* Internal IRQ Destination 12 */
  905. u8 res96[12];
  906. u32 iivpr13; /* Internal IRQ Vector/Priority 13 */
  907. u8 res97[12];
  908. u32 iidr13; /* Internal IRQ Destination 13 */
  909. u8 res98[12];
  910. u32 iivpr14; /* Internal IRQ Vector/Priority 14 */
  911. u8 res99[12];
  912. u32 iidr14; /* Internal IRQ Destination 14 */
  913. u8 res100[12];
  914. u32 iivpr15; /* Internal IRQ Vector/Priority 15 */
  915. u8 res101[12];
  916. u32 iidr15; /* Internal IRQ Destination 15 */
  917. u8 res102[12];
  918. u32 iivpr16; /* Internal IRQ Vector/Priority 16 */
  919. u8 res103[12];
  920. u32 iidr16; /* Internal IRQ Destination 16 */
  921. u8 res104[12];
  922. u32 iivpr17; /* Internal IRQ Vector/Priority 17 */
  923. u8 res105[12];
  924. u32 iidr17; /* Internal IRQ Destination 17 */
  925. u8 res106[12];
  926. u32 iivpr18; /* Internal IRQ Vector/Priority 18 */
  927. u8 res107[12];
  928. u32 iidr18; /* Internal IRQ Destination 18 */
  929. u8 res108[12];
  930. u32 iivpr19; /* Internal IRQ Vector/Priority 19 */
  931. u8 res109[12];
  932. u32 iidr19; /* Internal IRQ Destination 19 */
  933. u8 res110[12];
  934. u32 iivpr20; /* Internal IRQ Vector/Priority 20 */
  935. u8 res111[12];
  936. u32 iidr20; /* Internal IRQ Destination 20 */
  937. u8 res112[12];
  938. u32 iivpr21; /* Internal IRQ Vector/Priority 21 */
  939. u8 res113[12];
  940. u32 iidr21; /* Internal IRQ Destination 21 */
  941. u8 res114[12];
  942. u32 iivpr22; /* Internal IRQ Vector/Priority 22 */
  943. u8 res115[12];
  944. u32 iidr22; /* Internal IRQ Destination 22 */
  945. u8 res116[12];
  946. u32 iivpr23; /* Internal IRQ Vector/Priority 23 */
  947. u8 res117[12];
  948. u32 iidr23; /* Internal IRQ Destination 23 */
  949. u8 res118[12];
  950. u32 iivpr24; /* Internal IRQ Vector/Priority 24 */
  951. u8 res119[12];
  952. u32 iidr24; /* Internal IRQ Destination 24 */
  953. u8 res120[12];
  954. u32 iivpr25; /* Internal IRQ Vector/Priority 25 */
  955. u8 res121[12];
  956. u32 iidr25; /* Internal IRQ Destination 25 */
  957. u8 res122[12];
  958. u32 iivpr26; /* Internal IRQ Vector/Priority 26 */
  959. u8 res123[12];
  960. u32 iidr26; /* Internal IRQ Destination 26 */
  961. u8 res124[12];
  962. u32 iivpr27; /* Internal IRQ Vector/Priority 27 */
  963. u8 res125[12];
  964. u32 iidr27; /* Internal IRQ Destination 27 */
  965. u8 res126[12];
  966. u32 iivpr28; /* Internal IRQ Vector/Priority 28 */
  967. u8 res127[12];
  968. u32 iidr28; /* Internal IRQ Destination 28 */
  969. u8 res128[12];
  970. u32 iivpr29; /* Internal IRQ Vector/Priority 29 */
  971. u8 res129[12];
  972. u32 iidr29; /* Internal IRQ Destination 29 */
  973. u8 res130[12];
  974. u32 iivpr30; /* Internal IRQ Vector/Priority 30 */
  975. u8 res131[12];
  976. u32 iidr30; /* Internal IRQ Destination 30 */
  977. u8 res132[12];
  978. u32 iivpr31; /* Internal IRQ Vector/Priority 31 */
  979. u8 res133[12];
  980. u32 iidr31; /* Internal IRQ Destination 31 */
  981. u8 res134[4108];
  982. u32 mivpr0; /* Messaging IRQ Vector/Priority 0 */
  983. u8 res135[12];
  984. u32 midr0; /* Messaging IRQ Destination 0 */
  985. u8 res136[12];
  986. u32 mivpr1; /* Messaging IRQ Vector/Priority 1 */
  987. u8 res137[12];
  988. u32 midr1; /* Messaging IRQ Destination 1 */
  989. u8 res138[12];
  990. u32 mivpr2; /* Messaging IRQ Vector/Priority 2 */
  991. u8 res139[12];
  992. u32 midr2; /* Messaging IRQ Destination 2 */
  993. u8 res140[12];
  994. u32 mivpr3; /* Messaging IRQ Vector/Priority 3 */
  995. u8 res141[12];
  996. u32 midr3; /* Messaging IRQ Destination 3 */
  997. u8 res142[59852];
  998. u32 ipi0dr0; /* Processor 0 Interprocessor IRQ Dispatch 0 */
  999. u8 res143[12];
  1000. u32 ipi0dr1; /* Processor 0 Interprocessor IRQ Dispatch 1 */
  1001. u8 res144[12];
  1002. u32 ipi0dr2; /* Processor 0 Interprocessor IRQ Dispatch 2 */
  1003. u8 res145[12];
  1004. u32 ipi0dr3; /* Processor 0 Interprocessor IRQ Dispatch 3 */
  1005. u8 res146[12];
  1006. u32 ctpr0; /* Current Task Priority for Processor 0 */
  1007. u8 res147[12];
  1008. u32 whoami0; /* Who Am I for Processor 0 */
  1009. u8 res148[12];
  1010. u32 iack0; /* IRQ Acknowledge for Processor 0 */
  1011. u8 res149[12];
  1012. u32 eoi0; /* End Of IRQ for Processor 0 */
  1013. u8 res150[130892];
  1014. } ccsr_pic_t;
  1015. /* CPM Block */
  1016. #ifndef CONFIG_CPM2
  1017. typedef struct ccsr_cpm {
  1018. u8 res[262144];
  1019. } ccsr_cpm_t;
  1020. #else
  1021. /*
  1022. * DPARM
  1023. * General SIU
  1024. */
  1025. typedef struct ccsr_cpm_siu {
  1026. u8 res1[80];
  1027. u32 smaer;
  1028. u32 smser;
  1029. u32 smevr;
  1030. u8 res2[4];
  1031. u32 lmaer;
  1032. u32 lmser;
  1033. u32 lmevr;
  1034. u8 res3[2964];
  1035. } ccsr_cpm_siu_t;
  1036. /* IRQ Controller */
  1037. typedef struct ccsr_cpm_intctl {
  1038. u16 sicr;
  1039. u8 res1[2];
  1040. u32 sivec;
  1041. u32 sipnrh;
  1042. u32 sipnrl;
  1043. u32 siprr;
  1044. u32 scprrh;
  1045. u32 scprrl;
  1046. u32 simrh;
  1047. u32 simrl;
  1048. u32 siexr;
  1049. u8 res2[88];
  1050. u32 sccr;
  1051. u8 res3[124];
  1052. } ccsr_cpm_intctl_t;
  1053. /* input/output port */
  1054. typedef struct ccsr_cpm_iop {
  1055. u32 pdira;
  1056. u32 ppara;
  1057. u32 psora;
  1058. u32 podra;
  1059. u32 pdata;
  1060. u8 res1[12];
  1061. u32 pdirb;
  1062. u32 pparb;
  1063. u32 psorb;
  1064. u32 podrb;
  1065. u32 pdatb;
  1066. u8 res2[12];
  1067. u32 pdirc;
  1068. u32 pparc;
  1069. u32 psorc;
  1070. u32 podrc;
  1071. u32 pdatc;
  1072. u8 res3[12];
  1073. u32 pdird;
  1074. u32 ppard;
  1075. u32 psord;
  1076. u32 podrd;
  1077. u32 pdatd;
  1078. u8 res4[12];
  1079. } ccsr_cpm_iop_t;
  1080. /* CPM timers */
  1081. typedef struct ccsr_cpm_timer {
  1082. u8 tgcr1;
  1083. u8 res1[3];
  1084. u8 tgcr2;
  1085. u8 res2[11];
  1086. u16 tmr1;
  1087. u16 tmr2;
  1088. u16 trr1;
  1089. u16 trr2;
  1090. u16 tcr1;
  1091. u16 tcr2;
  1092. u16 tcn1;
  1093. u16 tcn2;
  1094. u16 tmr3;
  1095. u16 tmr4;
  1096. u16 trr3;
  1097. u16 trr4;
  1098. u16 tcr3;
  1099. u16 tcr4;
  1100. u16 tcn3;
  1101. u16 tcn4;
  1102. u16 ter1;
  1103. u16 ter2;
  1104. u16 ter3;
  1105. u16 ter4;
  1106. u8 res3[608];
  1107. } ccsr_cpm_timer_t;
  1108. /* SDMA */
  1109. typedef struct ccsr_cpm_sdma {
  1110. u8 sdsr;
  1111. u8 res1[3];
  1112. u8 sdmr;
  1113. u8 res2[739];
  1114. } ccsr_cpm_sdma_t;
  1115. /* FCC1 */
  1116. typedef struct ccsr_cpm_fcc1 {
  1117. u32 gfmr;
  1118. u32 fpsmr;
  1119. u16 ftodr;
  1120. u8 res1[2];
  1121. u16 fdsr;
  1122. u8 res2[2];
  1123. u16 fcce;
  1124. u8 res3[2];
  1125. u16 fccm;
  1126. u8 res4[2];
  1127. u8 fccs;
  1128. u8 res5[3];
  1129. u8 ftirr_phy[4];
  1130. } ccsr_cpm_fcc1_t;
  1131. /* FCC2 */
  1132. typedef struct ccsr_cpm_fcc2 {
  1133. u32 gfmr;
  1134. u32 fpsmr;
  1135. u16 ftodr;
  1136. u8 res1[2];
  1137. u16 fdsr;
  1138. u8 res2[2];
  1139. u16 fcce;
  1140. u8 res3[2];
  1141. u16 fccm;
  1142. u8 res4[2];
  1143. u8 fccs;
  1144. u8 res5[3];
  1145. u8 ftirr_phy[4];
  1146. } ccsr_cpm_fcc2_t;
  1147. /* FCC3 */
  1148. typedef struct ccsr_cpm_fcc3 {
  1149. u32 gfmr;
  1150. u32 fpsmr;
  1151. u16 ftodr;
  1152. u8 res1[2];
  1153. u16 fdsr;
  1154. u8 res2[2];
  1155. u16 fcce;
  1156. u8 res3[2];
  1157. u16 fccm;
  1158. u8 res4[2];
  1159. u8 fccs;
  1160. u8 res5[3];
  1161. u8 res[36];
  1162. } ccsr_cpm_fcc3_t;
  1163. /* FCC1 extended */
  1164. typedef struct ccsr_cpm_fcc1_ext {
  1165. u32 firper;
  1166. u32 firer;
  1167. u32 firsr_h;
  1168. u32 firsr_l;
  1169. u8 gfemr;
  1170. u8 res[15];
  1171. } ccsr_cpm_fcc1_ext_t;
  1172. /* FCC2 extended */
  1173. typedef struct ccsr_cpm_fcc2_ext {
  1174. u32 firper;
  1175. u32 firer;
  1176. u32 firsr_h;
  1177. u32 firsr_l;
  1178. u8 gfemr;
  1179. u8 res[31];
  1180. } ccsr_cpm_fcc2_ext_t;
  1181. /* FCC3 extended */
  1182. typedef struct ccsr_cpm_fcc3_ext {
  1183. u8 gfemr;
  1184. u8 res[47];
  1185. } ccsr_cpm_fcc3_ext_t;
  1186. /* TC layers */
  1187. typedef struct ccsr_cpm_tmp1 {
  1188. u8 res[496];
  1189. } ccsr_cpm_tmp1_t;
  1190. /* BRGs:5,6,7,8 */
  1191. typedef struct ccsr_cpm_brg2 {
  1192. u32 brgc5;
  1193. u32 brgc6;
  1194. u32 brgc7;
  1195. u32 brgc8;
  1196. u8 res[608];
  1197. } ccsr_cpm_brg2_t;
  1198. /* I2C */
  1199. typedef struct ccsr_cpm_i2c {
  1200. u8 i2mod;
  1201. u8 res1[3];
  1202. u8 i2add;
  1203. u8 res2[3];
  1204. u8 i2brg;
  1205. u8 res3[3];
  1206. u8 i2com;
  1207. u8 res4[3];
  1208. u8 i2cer;
  1209. u8 res5[3];
  1210. u8 i2cmr;
  1211. u8 res6[331];
  1212. } ccsr_cpm_i2c_t;
  1213. /* CPM core */
  1214. typedef struct ccsr_cpm_cp {
  1215. u32 cpcr;
  1216. u32 rccr;
  1217. u8 res1[14];
  1218. u16 rter;
  1219. u8 res2[2];
  1220. u16 rtmr;
  1221. u16 rtscr;
  1222. u8 res3[2];
  1223. u32 rtsr;
  1224. u8 res4[12];
  1225. } ccsr_cpm_cp_t;
  1226. /* BRGs:1,2,3,4 */
  1227. typedef struct ccsr_cpm_brg1 {
  1228. u32 brgc1;
  1229. u32 brgc2;
  1230. u32 brgc3;
  1231. u32 brgc4;
  1232. } ccsr_cpm_brg1_t;
  1233. /* SCC1-SCC4 */
  1234. typedef struct ccsr_cpm_scc {
  1235. u32 gsmrl;
  1236. u32 gsmrh;
  1237. u16 psmr;
  1238. u8 res1[2];
  1239. u16 todr;
  1240. u16 dsr;
  1241. u16 scce;
  1242. u8 res2[2];
  1243. u16 sccm;
  1244. u8 res3;
  1245. u8 sccs;
  1246. u8 res4[8];
  1247. } ccsr_cpm_scc_t;
  1248. typedef struct ccsr_cpm_tmp2 {
  1249. u8 res[32];
  1250. } ccsr_cpm_tmp2_t;
  1251. /* SPI */
  1252. typedef struct ccsr_cpm_spi {
  1253. u16 spmode;
  1254. u8 res1[4];
  1255. u8 spie;
  1256. u8 res2[3];
  1257. u8 spim;
  1258. u8 res3[2];
  1259. u8 spcom;
  1260. u8 res4[82];
  1261. } ccsr_cpm_spi_t;
  1262. /* CPM MUX */
  1263. typedef struct ccsr_cpm_mux {
  1264. u8 cmxsi1cr;
  1265. u8 res1;
  1266. u8 cmxsi2cr;
  1267. u8 res2;
  1268. u32 cmxfcr;
  1269. u32 cmxscr;
  1270. u8 res3[2];
  1271. u16 cmxuar;
  1272. u8 res4[16];
  1273. } ccsr_cpm_mux_t;
  1274. /* SI,MCC,etc */
  1275. typedef struct ccsr_cpm_tmp3 {
  1276. u8 res[58592];
  1277. } ccsr_cpm_tmp3_t;
  1278. typedef struct ccsr_cpm_iram {
  1279. u32 iram[8192];
  1280. u8 res[98304];
  1281. } ccsr_cpm_iram_t;
  1282. typedef struct ccsr_cpm {
  1283. /* Some references are into the unique & known dpram spaces,
  1284. * others are from the generic base.
  1285. */
  1286. #define im_dprambase im_dpram1
  1287. u8 im_dpram1[16*1024];
  1288. u8 res1[16*1024];
  1289. u8 im_dpram2[16*1024];
  1290. u8 res2[16*1024];
  1291. ccsr_cpm_siu_t im_cpm_siu; /* SIU Configuration */
  1292. ccsr_cpm_intctl_t im_cpm_intctl; /* IRQ Controller */
  1293. ccsr_cpm_iop_t im_cpm_iop; /* IO Port control/status */
  1294. ccsr_cpm_timer_t im_cpm_timer; /* CPM timers */
  1295. ccsr_cpm_sdma_t im_cpm_sdma; /* SDMA control/status */
  1296. ccsr_cpm_fcc1_t im_cpm_fcc1;
  1297. ccsr_cpm_fcc2_t im_cpm_fcc2;
  1298. ccsr_cpm_fcc3_t im_cpm_fcc3;
  1299. ccsr_cpm_fcc1_ext_t im_cpm_fcc1_ext;
  1300. ccsr_cpm_fcc2_ext_t im_cpm_fcc2_ext;
  1301. ccsr_cpm_fcc3_ext_t im_cpm_fcc3_ext;
  1302. ccsr_cpm_tmp1_t im_cpm_tmp1;
  1303. ccsr_cpm_brg2_t im_cpm_brg2;
  1304. ccsr_cpm_i2c_t im_cpm_i2c;
  1305. ccsr_cpm_cp_t im_cpm_cp;
  1306. ccsr_cpm_brg1_t im_cpm_brg1;
  1307. ccsr_cpm_scc_t im_cpm_scc[4];
  1308. ccsr_cpm_tmp2_t im_cpm_tmp2;
  1309. ccsr_cpm_spi_t im_cpm_spi;
  1310. ccsr_cpm_mux_t im_cpm_mux;
  1311. ccsr_cpm_tmp3_t im_cpm_tmp3;
  1312. ccsr_cpm_iram_t im_cpm_iram;
  1313. } ccsr_cpm_t;
  1314. #endif
  1315. #ifdef CONFIG_SYS_SRIO
  1316. /* Architectural regsiters */
  1317. struct rio_arch {
  1318. u32 didcar; /* Device Identity CAR */
  1319. u32 dicar; /* Device Information CAR */
  1320. u32 aidcar; /* Assembly Identity CAR */
  1321. u32 aicar; /* Assembly Information CAR */
  1322. u32 pefcar; /* Processing Element Features CAR */
  1323. u8 res0[4];
  1324. u32 socar; /* Source Operations CAR */
  1325. u32 docar; /* Destination Operations CAR */
  1326. u8 res1[32];
  1327. u32 mcsr; /* Mailbox CSR */
  1328. u32 pwdcsr; /* Port-Write and Doorbell CSR */
  1329. u8 res2[4];
  1330. u32 pellccsr; /* Processing Element Logic Layer CCSR */
  1331. u8 res3[12];
  1332. u32 lcsbacsr; /* Local Configuration Space BACSR */
  1333. u32 bdidcsr; /* Base Device ID CSR */
  1334. u8 res4[4];
  1335. u32 hbdidlcsr; /* Host Base Device ID Lock CSR */
  1336. u32 ctcsr; /* Component Tag CSR */
  1337. };
  1338. /* Extended Features Space: 1x/4x LP-Serial Port registers */
  1339. struct rio_lp_serial_port {
  1340. u32 plmreqcsr; /* Port Link Maintenance Request CSR */
  1341. u32 plmrespcsr; /* Port Link Maintenance Response CS */
  1342. u32 plascsr; /* Port Local Ackid Status CSR */
  1343. u8 res0[12];
  1344. u32 pescsr; /* Port Error and Status CSR */
  1345. u32 pccsr; /* Port Control CSR */
  1346. };
  1347. /* Extended Features Space: 1x/4x LP-Serial registers */
  1348. struct rio_lp_serial {
  1349. u32 pmbh0csr; /* Port Maintenance Block Header 0 CSR */
  1350. u8 res0[28];
  1351. u32 pltoccsr; /* Port Link Time-out CCSR */
  1352. u32 prtoccsr; /* Port Response Time-out CCSR */
  1353. u8 res1[20];
  1354. u32 pgccsr; /* Port General CSR */
  1355. struct rio_lp_serial_port port[CONFIG_SYS_FSL_SRIO_MAX_PORTS];
  1356. };
  1357. /* Logical error reporting registers */
  1358. struct rio_logical_err {
  1359. u32 erbh; /* Error Reporting Block Header Register */
  1360. u8 res0[4];
  1361. u32 ltledcsr; /* Logical/Transport layer error DCSR */
  1362. u32 ltleecsr; /* Logical/Transport layer error ECSR */
  1363. u8 res1[4];
  1364. u32 ltlaccsr; /* Logical/Transport layer ACCSR */
  1365. u32 ltldidccsr; /* Logical/Transport layer DID CCSR */
  1366. u32 ltlcccsr; /* Logical/Transport layer control CCSR */
  1367. };
  1368. /* Physical error reporting port registers */
  1369. struct rio_phys_err_port {
  1370. u32 edcsr; /* Port error detect CSR */
  1371. u32 erecsr; /* Port error rate enable CSR */
  1372. u32 ecacsr; /* Port error capture attributes CSR */
  1373. u32 pcseccsr0; /* Port packet/control symbol ECCSR 0 */
  1374. u32 peccsr[3]; /* Port error capture CSR */
  1375. u8 res0[12];
  1376. u32 ercsr; /* Port error rate CSR */
  1377. u32 ertcsr; /* Port error rate threshold CSR */
  1378. u8 res1[16];
  1379. };
  1380. /* Physical error reporting registers */
  1381. struct rio_phys_err {
  1382. struct rio_phys_err_port port[CONFIG_SYS_FSL_SRIO_MAX_PORTS];
  1383. };
  1384. /* Implementation Space: General Port-Common */
  1385. struct rio_impl_common {
  1386. u8 res0[4];
  1387. u32 llcr; /* Logical Layer Configuration Register */
  1388. u8 res1[8];
  1389. u32 epwisr; /* Error / Port-Write Interrupt SR */
  1390. u8 res2[12];
  1391. u32 lretcr; /* Logical Retry Error Threshold CR */
  1392. u8 res3[92];
  1393. u32 pretcr; /* Physical Retry Erorr Threshold CR */
  1394. u8 res4[124];
  1395. };
  1396. /* Implementation Space: Port Specific */
  1397. struct rio_impl_port_spec {
  1398. u32 adidcsr; /* Port Alt. Device ID CSR */
  1399. u8 res0[28];
  1400. u32 ptaacr; /* Port Pass-Through/Accept-All CR */
  1401. u32 lopttlcr;
  1402. u8 res1[8];
  1403. u32 iecsr; /* Port Implementation Error CSR */
  1404. u8 res2[12];
  1405. u32 pcr; /* Port Phsyical Configuration Register */
  1406. u8 res3[20];
  1407. u32 slcsr; /* Port Serial Link CSR */
  1408. u8 res4[4];
  1409. u32 sleicr; /* Port Serial Link Error Injection */
  1410. u32 a0txcr; /* Port Arbitration 0 Tx CR */
  1411. u32 a1txcr; /* Port Arbitration 1 Tx CR */
  1412. u32 a2txcr; /* Port Arbitration 2 Tx CR */
  1413. u32 mreqtxbacr[3]; /* Port Request Tx Buffer ACR */
  1414. u32 mrspfctxbacr; /* Port Response/Flow Control Tx Buffer ACR */
  1415. };
  1416. /* Implementation Space: register */
  1417. struct rio_implement {
  1418. struct rio_impl_common com;
  1419. struct rio_impl_port_spec port[CONFIG_SYS_FSL_SRIO_MAX_PORTS];
  1420. };
  1421. /* Revision Control Register */
  1422. struct rio_rev_ctrl {
  1423. u32 ipbrr[2]; /* IP Block Revision Register */
  1424. };
  1425. struct rio_atmu_row {
  1426. u32 rowtar; /* RapidIO Outbound Window TAR */
  1427. u32 rowtear; /* RapidIO Outbound Window TEAR */
  1428. u32 rowbar;
  1429. u8 res0[4];
  1430. u32 rowar; /* RapidIO Outbound Attributes Register */
  1431. u32 rowsr[3]; /* Port RapidIO outbound window segment register */
  1432. };
  1433. struct rio_atmu_riw {
  1434. u32 riwtar; /* RapidIO Inbound Window Translation AR */
  1435. u8 res0[4];
  1436. u32 riwbar; /* RapidIO Inbound Window Base AR */
  1437. u8 res1[4];
  1438. u32 riwar; /* RapidIO Inbound Attributes Register */
  1439. u8 res2[12];
  1440. };
  1441. /* ATMU window registers */
  1442. struct rio_atmu_win {
  1443. struct rio_atmu_row outbw[CONFIG_SYS_FSL_SRIO_OB_WIN_NUM];
  1444. u8 res0[64];
  1445. struct rio_atmu_riw inbw[CONFIG_SYS_FSL_SRIO_IB_WIN_NUM];
  1446. };
  1447. struct rio_atmu {
  1448. struct rio_atmu_win port[CONFIG_SYS_FSL_SRIO_MAX_PORTS];
  1449. };
  1450. #ifdef CONFIG_SYS_FSL_RMU
  1451. struct rio_msg {
  1452. u32 omr; /* Outbound Mode Register */
  1453. u32 osr; /* Outbound Status Register */
  1454. u32 eodqdpar; /* Extended Outbound DQ DPAR */
  1455. u32 odqdpar; /* Outbound Descriptor Queue DPAR */
  1456. u32 eosar; /* Extended Outbound Unit Source AR */
  1457. u32 osar; /* Outbound Unit Source AR */
  1458. u32 odpr; /* Outbound Destination Port Register */
  1459. u32 odatr; /* Outbound Destination Attributes Register */
  1460. u32 odcr; /* Outbound Doubleword Count Register */
  1461. u32 eodqepar; /* Extended Outbound DQ EPAR */
  1462. u32 odqepar; /* Outbound Descriptor Queue EPAR */
  1463. u32 oretr; /* Outbound Retry Error Threshold Register */
  1464. u32 omgr; /* Outbound Multicast Group Register */
  1465. u32 omlr; /* Outbound Multicast List Register */
  1466. u8 res0[40];
  1467. u32 imr; /* Outbound Mode Register */
  1468. u32 isr; /* Inbound Status Register */
  1469. u32 eidqdpar; /* Extended Inbound Descriptor Queue DPAR */
  1470. u32 idqdpar; /* Inbound Descriptor Queue DPAR */
  1471. u32 eifqepar; /* Extended Inbound Frame Queue EPAR */
  1472. u32 ifqepar; /* Inbound Frame Queue EPAR */
  1473. u32 imirir; /* Inbound Maximum Interrutp RIR */
  1474. u8 res1[4];
  1475. u32 eihqepar; /* Extended inbound message header queue EPAR */
  1476. u32 ihqepar; /* Inbound message header queue EPAR */
  1477. u8 res2[120];
  1478. };
  1479. struct rio_dbell {
  1480. u32 odmr; /* Outbound Doorbell Mode Register */
  1481. u32 odsr; /* Outbound Doorbell Status Register */
  1482. u8 res0[16];
  1483. u32 oddpr; /* Outbound Doorbell Destination Port */
  1484. u32 oddatr; /* Outbound Doorbell Destination AR */
  1485. u8 res1[12];
  1486. u32 oddretr; /* Outbound Doorbell Retry Threshold CR */
  1487. u8 res2[48];
  1488. u32 idmr; /* Inbound Doorbell Mode Register */
  1489. u32 idsr; /* Inbound Doorbell Status Register */
  1490. u32 iedqdpar; /* Extended Inbound Doorbell Queue DPAR */
  1491. u32 iqdpar; /* Inbound Doorbell Queue DPAR */
  1492. u32 iedqepar; /* Extended Inbound Doorbell Queue EPAR */
  1493. u32 idqepar; /* Inbound Doorbell Queue EPAR */
  1494. u32 idmirir; /* Inbound Doorbell Max Interrupt RIR */
  1495. };
  1496. struct rio_pw {
  1497. u32 pwmr; /* Port-Write Mode Register */
  1498. u32 pwsr; /* Port-Write Status Register */
  1499. u32 epwqbar; /* Extended Port-Write Queue BAR */
  1500. u32 pwqbar; /* Port-Write Queue Base Address Register */
  1501. };
  1502. #endif
  1503. /* RapidIO Registers */
  1504. struct ccsr_rio {
  1505. struct rio_arch arch;
  1506. u8 res0[144];
  1507. struct rio_lp_serial lp_serial;
  1508. u8 res1[1152];
  1509. struct rio_logical_err logical_err;
  1510. u8 res2[32];
  1511. struct rio_phys_err phys_err;
  1512. u8 res3[63808];
  1513. struct rio_implement impl;
  1514. u8 res4[2552];
  1515. struct rio_rev_ctrl rev;
  1516. struct rio_atmu atmu;
  1517. #ifdef CONFIG_SYS_FSL_RMU
  1518. u8 res5[8192];
  1519. struct rio_msg msg[CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM];
  1520. u8 res6[512];
  1521. struct rio_dbell dbell;
  1522. u8 res7[100];
  1523. struct rio_pw pw;
  1524. #endif
  1525. };
  1526. #endif
  1527. /* Quick Engine Block Pin Muxing Registers */
  1528. typedef struct par_io {
  1529. u32 cpodr;
  1530. u32 cpdat;
  1531. u32 cpdir1;
  1532. u32 cpdir2;
  1533. u32 cppar1;
  1534. u32 cppar2;
  1535. u8 res[8];
  1536. } par_io_t;
  1537. #ifdef CONFIG_SYS_FSL_CPC
  1538. /*
  1539. * Define a single offset that is the start of all the CPC register
  1540. * blocks - if there is more than one CPC, we expect these to be
  1541. * contiguous 4k regions
  1542. */
  1543. typedef struct cpc_corenet {
  1544. u32 cpccsr0; /* Config/status reg */
  1545. u32 res1;
  1546. u32 cpccfg0; /* Configuration register */
  1547. u32 res2;
  1548. u32 cpcewcr0; /* External Write reg 0 */
  1549. u32 cpcewabr0; /* External write base reg 0 */
  1550. u32 res3[2];
  1551. u32 cpcewcr1; /* External Write reg 1 */
  1552. u32 cpcewabr1; /* External write base reg 1 */
  1553. u32 res4[54];
  1554. u32 cpcsrcr1; /* SRAM control reg 1 */
  1555. u32 cpcsrcr0; /* SRAM control reg 0 */
  1556. u32 res5[62];
  1557. struct {
  1558. u32 id; /* partition ID */
  1559. u32 res;
  1560. u32 alloc; /* partition allocation */
  1561. u32 way; /* partition way */
  1562. } partition_regs[16];
  1563. u32 res6[704];
  1564. u32 cpcerrinjhi; /* Error injection high */
  1565. u32 cpcerrinjlo; /* Error injection lo */
  1566. u32 cpcerrinjctl; /* Error injection control */
  1567. u32 res7[5];
  1568. u32 cpccaptdatahi; /* capture data high */
  1569. u32 cpccaptdatalo; /* capture data low */
  1570. u32 cpcaptecc; /* capture ECC */
  1571. u32 res8[5];
  1572. u32 cpcerrdet; /* error detect */
  1573. u32 cpcerrdis; /* error disable */
  1574. u32 cpcerrinten; /* errir interrupt enable */
  1575. u32 cpcerrattr; /* error attribute */
  1576. u32 cpcerreaddr; /* error extended address */
  1577. u32 cpcerraddr; /* error address */
  1578. u32 cpcerrctl; /* error control */
  1579. u32 res9[41]; /* pad out to 4k */
  1580. u32 cpchdbcr0; /* hardware debug control register 0 */
  1581. u32 res10[63]; /* pad out to 4k */
  1582. } cpc_corenet_t;
  1583. #define CPC_CSR0_CE 0x80000000 /* Cache Enable */
  1584. #define CPC_CSR0_PE 0x40000000 /* Enable ECC */
  1585. #define CPC_CSR0_FI 0x00200000 /* Cache Flash Invalidate */
  1586. #define CPC_CSR0_WT 0x00080000 /* Write-through mode */
  1587. #define CPC_CSR0_FL 0x00000800 /* Hardware cache flush */
  1588. #define CPC_CSR0_LFC 0x00000400 /* Cache Lock Flash Clear */
  1589. #define CPC_CFG0_SZ_MASK 0x00003fff
  1590. #define CPC_CFG0_SZ_K(x) ((x & CPC_CFG0_SZ_MASK) << 6)
  1591. #define CPC_CFG0_NUM_WAYS(x) (((x >> 14) & 0x1f) + 1)
  1592. #define CPC_CFG0_LINE_SZ(x) ((((x >> 23) & 0x3) + 1) * 32)
  1593. #define CPC_SRCR1_SRBARU_MASK 0x0000ffff
  1594. #define CPC_SRCR1_SRBARU(x) (((unsigned long long)x >> 32) \
  1595. & CPC_SRCR1_SRBARU_MASK)
  1596. #define CPC_SRCR0_SRBARL_MASK 0xffff8000
  1597. #define CPC_SRCR0_SRBARL(x) (x & CPC_SRCR0_SRBARL_MASK)
  1598. #define CPC_SRCR0_INTLVEN 0x00000100
  1599. #define CPC_SRCR0_SRAMSZ_1_WAY 0x00000000
  1600. #define CPC_SRCR0_SRAMSZ_2_WAY 0x00000002
  1601. #define CPC_SRCR0_SRAMSZ_4_WAY 0x00000004
  1602. #define CPC_SRCR0_SRAMSZ_8_WAY 0x00000006
  1603. #define CPC_SRCR0_SRAMSZ_16_WAY 0x00000008
  1604. #define CPC_SRCR0_SRAMSZ_32_WAY 0x0000000a
  1605. #define CPC_SRCR0_SRAMEN 0x00000001
  1606. #define CPC_ERRDIS_TMHITDIS 0x00000080 /* multi-way hit disable */
  1607. #define CPC_HDBCR0_CDQ_SPEC_DIS 0x08000000
  1608. #define CPC_HDBCR0_TAG_ECC_SCRUB_DIS 0x01000000
  1609. #define CPC_HDBCR0_DATA_ECC_SCRUB_DIS 0x00400000
  1610. #endif /* CONFIG_SYS_FSL_CPC */
  1611. /* Global Utilities Block */
  1612. #ifdef CONFIG_FSL_CORENET
  1613. typedef struct ccsr_gur {
  1614. u32 porsr1; /* POR status */
  1615. u8 res1[28];
  1616. u32 gpporcr1; /* General-purpose POR configuration */
  1617. u8 res2[12];
  1618. u32 gpiocr; /* GPIO control */
  1619. u8 res3[12];
  1620. u32 gpoutdr; /* General-purpose output data */
  1621. u8 res4[12];
  1622. u32 gpindr; /* General-purpose input data */
  1623. u8 res5[12];
  1624. u32 alt_pmuxcr; /* Alt function signal multiplex control */
  1625. u8 res6[12];
  1626. u32 devdisr; /* Device disable control */
  1627. #define FSL_CORENET_DEVDISR_PCIE1 0x80000000
  1628. #define FSL_CORENET_DEVDISR_PCIE2 0x40000000
  1629. #define FSL_CORENET_DEVDISR_PCIE3 0x20000000
  1630. #define FSL_CORENET_DEVDISR_PCIE4 0x10000000
  1631. #define FSL_CORENET_DEVDISR_RMU 0x08000000
  1632. #define FSL_CORENET_DEVDISR_SRIO1 0x04000000
  1633. #define FSL_CORENET_DEVDISR_SRIO2 0x02000000
  1634. #define FSL_CORENET_DEVDISR_DMA1 0x00400000
  1635. #define FSL_CORENET_DEVDISR_DMA2 0x00200000
  1636. #define FSL_CORENET_DEVDISR_DDR1 0x00100000
  1637. #define FSL_CORENET_DEVDISR_DDR2 0x00080000
  1638. #define FSL_CORENET_DEVDISR_DBG 0x00010000
  1639. #define FSL_CORENET_DEVDISR_NAL 0x00008000
  1640. #define FSL_CORENET_DEVDISR_SATA1 0x00004000
  1641. #define FSL_CORENET_DEVDISR_SATA2 0x00002000
  1642. #define FSL_CORENET_DEVDISR_ELBC 0x00001000
  1643. #define FSL_CORENET_DEVDISR_USB1 0x00000800
  1644. #define FSL_CORENET_DEVDISR_USB2 0x00000400
  1645. #define FSL_CORENET_DEVDISR_ESDHC 0x00000100
  1646. #define FSL_CORENET_DEVDISR_GPIO 0x00000080
  1647. #define FSL_CORENET_DEVDISR_ESPI 0x00000040
  1648. #define FSL_CORENET_DEVDISR_I2C1 0x00000020
  1649. #define FSL_CORENET_DEVDISR_I2C2 0x00000010
  1650. #define FSL_CORENET_DEVDISR_DUART1 0x00000002
  1651. #define FSL_CORENET_DEVDISR_DUART2 0x00000001
  1652. u32 devdisr2; /* Device disable control 2 */
  1653. #define FSL_CORENET_DEVDISR2_PME 0x80000000
  1654. #define FSL_CORENET_DEVDISR2_SEC 0x40000000
  1655. #define FSL_CORENET_DEVDISR2_QMBM 0x08000000
  1656. #define FSL_CORENET_DEVDISR2_FM1 0x02000000
  1657. #define FSL_CORENET_DEVDISR2_10GEC1 0x01000000
  1658. #define FSL_CORENET_DEVDISR2_DTSEC1_1 0x00800000
  1659. #define FSL_CORENET_DEVDISR2_DTSEC1_2 0x00400000
  1660. #define FSL_CORENET_DEVDISR2_DTSEC1_3 0x00200000
  1661. #define FSL_CORENET_DEVDISR2_DTSEC1_4 0x00100000
  1662. #define FSL_CORENET_DEVDISR2_DTSEC1_5 0x00080000
  1663. #define FSL_CORENET_DEVDISR2_FM2 0x00020000
  1664. #define FSL_CORENET_DEVDISR2_10GEC2 0x00010000
  1665. #define FSL_CORENET_DEVDISR2_DTSEC2_1 0x00008000
  1666. #define FSL_CORENET_DEVDISR2_DTSEC2_2 0x00004000
  1667. #define FSL_CORENET_DEVDISR2_DTSEC2_3 0x00002000
  1668. #define FSL_CORENET_DEVDISR2_DTSEC2_4 0x00001000
  1669. #define FSL_CORENET_DEVDISR2_DTSEC2_5 0x00000800
  1670. #define FSL_CORENET_NUM_DEVDISR 2
  1671. u8 res7[8];
  1672. u32 powmgtcsr; /* Power management status & control */
  1673. u8 res8[12];
  1674. u32 coredisru; /* uppper portion for support of 64 cores */
  1675. u32 coredisrl; /* lower portion for support of 64 cores */
  1676. u8 res9[8];
  1677. u32 pvr; /* Processor version */
  1678. u32 svr; /* System version */
  1679. u8 res10[8];
  1680. u32 rstcr; /* Reset control */
  1681. u32 rstrqpblsr; /* Reset request preboot loader status */
  1682. u8 res11[8];
  1683. u32 rstrqmr1; /* Reset request mask */
  1684. u8 res12[4];
  1685. u32 rstrqsr1; /* Reset request status */
  1686. u8 res13[4];
  1687. u8 res14[4];
  1688. u32 rstrqwdtmrl; /* Reset request WDT mask */
  1689. u8 res15[4];
  1690. u32 rstrqwdtsrl; /* Reset request WDT status */
  1691. u8 res16[4];
  1692. u32 brrl; /* Boot release */
  1693. u8 res17[24];
  1694. u32 rcwsr[16]; /* Reset control word status */
  1695. #define FSL_CORENET_RCWSR4_SRDS_PRTCL 0xfc000000
  1696. #define FSL_CORENET_RCWSR5_DDR_SYNC 0x00000080
  1697. #define FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT 7
  1698. #define FSL_CORENET_RCWSR5_SRDS_EN 0x00002000
  1699. #define FSL_CORENET_RCWSR5_SRDS2_EN 0x00001000
  1700. #define FSL_CORENET_RCWSR6_BOOT_LOC 0x0f800000
  1701. #define FSL_CORENET_RCWSRn_SRDS_LPD_B2 0x3c000000 /* bits 162..165 */
  1702. #define FSL_CORENET_RCWSRn_SRDS_LPD_B3 0x003c0000 /* bits 170..173 */
  1703. #define FSL_CORENET_RCWSR7_MCK_TO_PLAT_RAT 0x00400000
  1704. #define FSL_CORENET_RCWSR8_HOST_AGT_B1 0x00e00000
  1705. #define FSL_CORENET_RCWSR8_HOST_AGT_B2 0x00100000
  1706. #define FSL_CORENET_RCWSR11_EC1 0x00c00000 /* bits 360..361 */
  1707. #ifdef CONFIG_PPC_P4080
  1708. #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC1 0x00000000
  1709. #define FSL_CORENET_RCWSR11_EC1_FM1_USB1 0x00800000
  1710. #define FSL_CORENET_RCWSR11_EC2 0x001c0000 /* bits 363..365 */
  1711. #define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC1 0x00000000
  1712. #define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC2 0x00080000
  1713. #define FSL_CORENET_RCWSR11_EC2_USB2 0x00100000
  1714. #endif
  1715. #if defined(CONFIG_PPC_P2041) \
  1716. || defined(CONFIG_PPC_P3041) || defined(CONFIG_PPC_P5020)
  1717. #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_RGMII 0x00000000
  1718. #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_MII 0x00800000
  1719. #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_NONE 0x00c00000
  1720. #define FSL_CORENET_RCWSR11_EC2 0x00180000 /* bits 363..364 */
  1721. #define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_RGMII 0x00000000
  1722. #define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_MII 0x00100000
  1723. #define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_NONE 0x00180000
  1724. #endif
  1725. #if defined(CONFIG_PPC_P5040)
  1726. #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC5_RGMII 0x00000000
  1727. #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC5_MII 0x00800000
  1728. #define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC5_NONE 0x00c00000
  1729. #define FSL_CORENET_RCWSR11_EC2 0x00180000 /* bits 363..364 */
  1730. #define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC5_RGMII 0x00000000
  1731. #define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC5_MII 0x00100000
  1732. #define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC5_NONE 0x00180000
  1733. #endif
  1734. u8 res18[192];
  1735. u32 scratchrw[4]; /* Scratch Read/Write */
  1736. u8 res19[240];
  1737. u32 scratchw1r[4]; /* Scratch Read (Write once) */
  1738. u8 res20[240];
  1739. u32 scrtsr[8]; /* Core reset status */
  1740. u8 res21[224];
  1741. u32 pex1liodnr; /* PCI Express 1 LIODN */
  1742. u32 pex2liodnr; /* PCI Express 2 LIODN */
  1743. u32 pex3liodnr; /* PCI Express 3 LIODN */
  1744. u32 pex4liodnr; /* PCI Express 4 LIODN */
  1745. u32 rio1liodnr; /* RIO 1 LIODN */
  1746. u32 rio2liodnr; /* RIO 2 LIODN */
  1747. u32 rio3liodnr; /* RIO 3 LIODN */
  1748. u32 rio4liodnr; /* RIO 4 LIODN */
  1749. u32 usb1liodnr; /* USB 1 LIODN */
  1750. u32 usb2liodnr; /* USB 2 LIODN */
  1751. u32 usb3liodnr; /* USB 3 LIODN */
  1752. u32 usb4liodnr; /* USB 4 LIODN */
  1753. u32 sdmmc1liodnr; /* SD/MMC 1 LIODN */
  1754. u32 sdmmc2liodnr; /* SD/MMC 2 LIODN */
  1755. u32 sdmmc3liodnr; /* SD/MMC 3 LIODN */
  1756. u32 sdmmc4liodnr; /* SD/MMC 4 LIODN */
  1757. u32 rio1maintliodnr;/* RIO 1 Maintenance LIODN */
  1758. u32 rio2maintliodnr;/* RIO 2 Maintenance LIODN */
  1759. u32 rio3maintliodnr;/* RIO 3 Maintenance LIODN */
  1760. u32 rio4maintliodnr;/* RIO 4 Maintenance LIODN */
  1761. u32 sata1liodnr; /* SATA 1 LIODN */
  1762. u32 sata2liodnr; /* SATA 2 LIODN */
  1763. u32 sata3liodnr; /* SATA 3 LIODN */
  1764. u32 sata4liodnr; /* SATA 4 LIODN */
  1765. u8 res22[32];
  1766. u32 dma1liodnr; /* DMA 1 LIODN */
  1767. u32 dma2liodnr; /* DMA 2 LIODN */
  1768. u32 dma3liodnr; /* DMA 3 LIODN */
  1769. u32 dma4liodnr; /* DMA 4 LIODN */
  1770. u8 res23[48];
  1771. u8 res24[64];
  1772. u32 pblsr; /* Preboot loader status */
  1773. u32 pamubypenr; /* PAMU bypass enable */
  1774. u32 dmacr1; /* DMA control */
  1775. u8 res25[4];
  1776. u32 gensr1; /* General status */
  1777. u8 res26[12];
  1778. u32 gencr1; /* General control */
  1779. u8 res27[12];
  1780. u8 res28[4];
  1781. u32 cgensrl; /* Core general status */
  1782. u8 res29[8];
  1783. u8 res30[4];
  1784. u32 cgencrl; /* Core general control */
  1785. u8 res31[184];
  1786. u32 sriopstecr; /* SRIO prescaler timer enable control */
  1787. u32 dcsrcr; /* DCSR Control register */
  1788. u8 res31a[56];
  1789. u32 tp_ityp[64]; /* Topology Initiator Type Register */
  1790. struct {
  1791. u32 upper;
  1792. u32 lower;
  1793. } tp_cluster[16]; /* Core Cluster n Topology Register */
  1794. u8 res32[1344];
  1795. u32 pmuxcr; /* Pin multiplexing control */
  1796. u8 res33[60];
  1797. u32 iovselsr; /* I/O voltage selection status */
  1798. u8 res34[28];
  1799. u32 ddrclkdr; /* DDR clock disable */
  1800. u8 res35;
  1801. u32 elbcclkdr; /* eLBC clock disable */
  1802. u8 res36[20];
  1803. u32 sdhcpcr; /* eSDHC polarity configuration */
  1804. u8 res37[380];
  1805. } ccsr_gur_t;
  1806. #define TP_ITYP_AV 0x00000001 /* Initiator available */
  1807. #define TP_ITYP_TYPE(x) (((x) & 0x6) >> 1) /* Initiator Type */
  1808. #define TP_ITYP_TYPE_OTHER 0x0
  1809. #define TP_ITYP_TYPE_PPC 0x1 /* PowerPC */
  1810. #define TP_ITYP_TYPE_SC 0x2 /* StarCore DSP */
  1811. #define TP_ITYP_TYPE_HA 0x3 /* HW Accelerator */
  1812. #define TP_ITYP_THDS(x) (((x) & 0x18) >> 3) /* # threads */
  1813. #define TP_ITYP_VER(x) (((x) & 0xe0) >> 5) /* Initiator Version */
  1814. #define TP_CLUSTER_EOC 0x80000000 /* end of clusters */
  1815. #define TP_CLUSTER_INIT_MASK 0x0000003f /* initiator mask */
  1816. #define FSL_CORENET_DCSR_SZ_MASK 0x00000003
  1817. #define FSL_CORENET_DCSR_SZ_4M 0x0
  1818. #define FSL_CORENET_DCSR_SZ_1G 0x3
  1819. /*
  1820. * On p4080 we have an LIODN for msg unit (rmu) but not maintenance
  1821. * everything after has RMan thus msg unit LIODN is used for maintenance
  1822. */
  1823. #define rmuliodnr rio1maintliodnr
  1824. typedef struct ccsr_clk {
  1825. u32 clkc0csr; /* Core 0 Clock control/status */
  1826. u8 res1[0x1c];
  1827. u32 clkc1csr; /* Core 1 Clock control/status */
  1828. u8 res2[0x1c];
  1829. u32 clkc2csr; /* Core 2 Clock control/status */
  1830. u8 res3[0x1c];
  1831. u32 clkc3csr; /* Core 3 Clock control/status */
  1832. u8 res4[0x1c];
  1833. u32 clkc4csr; /* Core 4 Clock control/status */
  1834. u8 res5[0x1c];
  1835. u32 clkc5csr; /* Core 5 Clock control/status */
  1836. u8 res6[0x1c];
  1837. u32 clkc6csr; /* Core 6 Clock control/status */
  1838. u8 res7[0x1c];
  1839. u32 clkc7csr; /* Core 7 Clock control/status */
  1840. u8 res8[0x71c];
  1841. u32 pllc1gsr; /* Cluster PLL 1 General Status */
  1842. u8 res10[0x1c];
  1843. u32 pllc2gsr; /* Cluster PLL 2 General Status */
  1844. u8 res11[0x1c];
  1845. u32 pllc3gsr; /* Cluster PLL 3 General Status */
  1846. u8 res12[0x1c];
  1847. u32 pllc4gsr; /* Cluster PLL 4 General Status */
  1848. u8 res13[0x39c];
  1849. u32 pllpgsr; /* Platform PLL General Status */
  1850. u8 res14[0x1c];
  1851. u32 plldgsr; /* DDR PLL General Status */
  1852. u8 res15[0x3dc];
  1853. } ccsr_clk_t;
  1854. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  1855. typedef struct ccsr_rcpm {
  1856. u8 res_00[12];
  1857. u32 tph10sr0; /* Thread PH10 Status Register */
  1858. u8 res_10[12];
  1859. u32 tph10setr0; /* Thread PH10 Set Control Register */
  1860. u8 res_20[12];
  1861. u32 tph10clrr0; /* Thread PH10 Clear Control Register */
  1862. u8 res_30[12];
  1863. u32 tph10psr0; /* Thread PH10 Previous Status Register */
  1864. u8 res_40[12];
  1865. u32 twaitsr0; /* Thread Wait Status Register */
  1866. u8 res_50[96];
  1867. u32 pcph15sr; /* Physical Core PH15 Status Register */
  1868. u32 pcph15setr; /* Physical Core PH15 Set Control Register */
  1869. u32 pcph15clrr; /* Physical Core PH15 Clear Control Register */
  1870. u32 pcph15psr; /* Physical Core PH15 Prev Status Register */
  1871. u8 res_c0[16];
  1872. u32 pcph20sr; /* Physical Core PH20 Status Register */
  1873. u32 pcph20setr; /* Physical Core PH20 Set Control Register */
  1874. u32 pcph20clrr; /* Physical Core PH20 Clear Control Register */
  1875. u32 pcph20psr; /* Physical Core PH20 Prev Status Register */
  1876. u32 pcpw20sr; /* Physical Core PW20 Status Register */
  1877. u8 res_e0[12];
  1878. u32 pcph30sr; /* Physical Core PH30 Status Register */
  1879. u32 pcph30setr; /* Physical Core PH30 Set Control Register */
  1880. u32 pcph30clrr; /* Physical Core PH30 Clear Control Register */
  1881. u32 pcph30psr; /* Physical Core PH30 Prev Status Register */
  1882. u8 res_100[32];
  1883. u32 ippwrgatecr; /* IP Power Gating Control Register */
  1884. u8 res_124[12];
  1885. u32 powmgtcsr; /* Power Management Control & Status Reg */
  1886. u8 res_134[12];
  1887. u32 ippdexpcr[4]; /* IP Powerdown Exception Control Reg */
  1888. u8 res_150[12];
  1889. u32 tpmimr0; /* Thread PM Interrupt Mask Reg */
  1890. u8 res_160[12];
  1891. u32 tpmcimr0; /* Thread PM Crit Interrupt Mask Reg */
  1892. u8 res_170[12];
  1893. u32 tpmmcmr0; /* Thread PM Machine Check Interrupt Mask Reg */
  1894. u8 res_180[12];
  1895. u32 tpmnmimr0; /* Thread PM NMI Mask Reg */
  1896. u8 res_190[12];
  1897. u32 tmcpmaskcr0; /* Thread Machine Check Mask Control Reg */
  1898. u32 pctbenr; /* Physical Core Time Base Enable Reg */
  1899. u32 pctbclkselr; /* Physical Core Time Base Clock Select */
  1900. u32 tbclkdivr; /* Time Base Clock Divider Register */
  1901. u8 res_1ac[4];
  1902. u32 ttbhltcr[4]; /* Thread Time Base Halt Control Register */
  1903. u32 clpcl10sr; /* Cluster PCL10 Status Register */
  1904. u32 clpcl10setr; /* Cluster PCL30 Set Control Register */
  1905. u32 clpcl10clrr; /* Cluster PCL30 Clear Control Register */
  1906. u32 clpcl10psr; /* Cluster PCL30 Prev Status Register */
  1907. u32 cddslpsetr; /* Core Domain Deep Sleep Set Register */
  1908. u32 cddslpclrr; /* Core Domain Deep Sleep Clear Register */
  1909. u32 cdpwroksetr; /* Core Domain Power OK Set Register */
  1910. u32 cdpwrokclrr; /* Core Domain Power OK Clear Register */
  1911. u32 cdpwrensr; /* Core Domain Power Enable Status Register */
  1912. u32 cddslsr; /* Core Domain Deep Sleep Status Register */
  1913. u8 res_1e8[8];
  1914. u32 dslpcntcr[8]; /* Deep Sleep Counter Cfg Register */
  1915. u8 res_300[3568];
  1916. } ccsr_rcpm_t;
  1917. #define ctbenrl pctbenr
  1918. #else
  1919. typedef struct ccsr_rcpm {
  1920. u8 res1[4];
  1921. u32 cdozsrl; /* Core Doze Status */
  1922. u8 res2[4];
  1923. u32 cdozcrl; /* Core Doze Control */
  1924. u8 res3[4];
  1925. u32 cnapsrl; /* Core Nap Status */
  1926. u8 res4[4];
  1927. u32 cnapcrl; /* Core Nap Control */
  1928. u8 res5[4];
  1929. u32 cdozpsrl; /* Core Doze Previous Status */
  1930. u8 res6[4];
  1931. u32 cdozpcrl; /* Core Doze Previous Control */
  1932. u8 res7[4];
  1933. u32 cwaitsrl; /* Core Wait Status */
  1934. u8 res8[8];
  1935. u32 powmgtcsr; /* Power Mangement Control & Status */
  1936. u8 res9[12];
  1937. u32 ippdexpcr0; /* IP Powerdown Exception Control 0 */
  1938. u8 res10[12];
  1939. u8 res11[4];
  1940. u32 cpmimrl; /* Core PM IRQ Masking */
  1941. u8 res12[4];
  1942. u32 cpmcimrl; /* Core PM Critical IRQ Masking */
  1943. u8 res13[4];
  1944. u32 cpmmcimrl; /* Core PM Machine Check IRQ Masking */
  1945. u8 res14[4];
  1946. u32 cpmnmimrl; /* Core PM NMI Masking */
  1947. u8 res15[4];
  1948. u32 ctbenrl; /* Core Time Base Enable */
  1949. u8 res16[4];
  1950. u32 ctbclkselrl; /* Core Time Base Clock Select */
  1951. u8 res17[4];
  1952. u32 ctbhltcrl; /* Core Time Base Halt Control */
  1953. u8 res18[0xf68];
  1954. } ccsr_rcpm_t;
  1955. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  1956. #else
  1957. typedef struct ccsr_gur {
  1958. u32 porpllsr; /* POR PLL ratio status */
  1959. #ifdef CONFIG_MPC8536
  1960. #define MPC85xx_PORPLLSR_DDR_RATIO 0x3e000000
  1961. #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 25
  1962. #else
  1963. #ifdef CONFIG_BSC9131
  1964. #define MPC85xx_PORPLLSR_DDR_RATIO 0x00003f00
  1965. #else
  1966. #define MPC85xx_PORPLLSR_DDR_RATIO 0x00003e00
  1967. #endif
  1968. #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 9
  1969. #endif
  1970. #define MPC85xx_PORPLLSR_QE_RATIO 0x3e000000
  1971. #define MPC85xx_PORPLLSR_QE_RATIO_SHIFT 25
  1972. #define MPC85xx_PORPLLSR_PLAT_RATIO 0x0000003e
  1973. #define MPC85xx_PORPLLSR_PLAT_RATIO_SHIFT 1
  1974. u32 porbmsr; /* POR boot mode status */
  1975. #define MPC85xx_PORBMSR_HA 0x00070000
  1976. #define MPC85xx_PORBMSR_HA_SHIFT 16
  1977. u32 porimpscr; /* POR I/O impedance status & control */
  1978. u32 pordevsr; /* POR I/O device status regsiter */
  1979. #if defined(CONFIG_P1017) || defined(CONFIG_P1023)
  1980. #define MPC85xx_PORDEVSR_SGMII1_DIS 0x10000000
  1981. #define MPC85xx_PORDEVSR_SGMII2_DIS 0x08000000
  1982. #define MPC85xx_PORDEVSR_TSEC1_PRTC 0x02000000
  1983. #else
  1984. #define MPC85xx_PORDEVSR_SGMII1_DIS 0x20000000
  1985. #define MPC85xx_PORDEVSR_SGMII2_DIS 0x10000000
  1986. #endif
  1987. #define MPC85xx_PORDEVSR_SGMII3_DIS 0x08000000
  1988. #define MPC85xx_PORDEVSR_SGMII4_DIS 0x04000000
  1989. #define MPC85xx_PORDEVSR_SRDS2_IO_SEL 0x38000000
  1990. #define MPC85xx_PORDEVSR_PCI1 0x00800000
  1991. #if defined(CONFIG_P1013) || defined(CONFIG_P1022)
  1992. #define MPC85xx_PORDEVSR_IO_SEL 0x007c0000
  1993. #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 18
  1994. #elif defined(CONFIG_P1017) || defined(CONFIG_P1023)
  1995. #define MPC85xx_PORDEVSR_IO_SEL 0x00600000
  1996. #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 21
  1997. #else
  1998. #if defined(CONFIG_P1010)
  1999. #define MPC85xx_PORDEVSR_IO_SEL 0x00600000
  2000. #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 21
  2001. #else
  2002. #define MPC85xx_PORDEVSR_IO_SEL 0x00780000
  2003. #define MPC85xx_PORDEVSR_IO_SEL_SHIFT 19
  2004. #endif /* if defined(CONFIG_P1010) */
  2005. #endif
  2006. #define MPC85xx_PORDEVSR_PCI2_ARB 0x00040000
  2007. #define MPC85xx_PORDEVSR_PCI1_ARB 0x00020000
  2008. #define MPC85xx_PORDEVSR_PCI1_PCI32 0x00010000
  2009. #define MPC85xx_PORDEVSR_PCI1_SPD 0x00008000
  2010. #define MPC85xx_PORDEVSR_PCI2_SPD 0x00004000
  2011. #define MPC85xx_PORDEVSR_DRAM_RTYPE 0x00000060
  2012. #define MPC85xx_PORDEVSR_RIO_CTLS 0x00000008
  2013. #define MPC85xx_PORDEVSR_RIO_DEV_ID 0x00000007
  2014. u32 pordbgmsr; /* POR debug mode status */
  2015. u32 pordevsr2; /* POR I/O device status 2 */
  2016. /* The 8544 RM says this is bit 26, but it's really bit 24 */
  2017. #define MPC85xx_PORDEVSR2_SEC_CFG 0x00000080
  2018. u8 res1[8];
  2019. u32 gpporcr; /* General-purpose POR configuration */
  2020. u8 res2[12];
  2021. #if defined(CONFIG_MPC8536)
  2022. u32 gencfgr; /* General Configuration Register */
  2023. #define MPC85xx_GENCFGR_SDHC_WP_INV 0x20000000
  2024. #else
  2025. u32 gpiocr; /* GPIO control */
  2026. #endif
  2027. u8 res3[12];
  2028. #if defined(CONFIG_MPC8569)
  2029. u32 plppar1; /* Platform port pin assignment 1 */
  2030. u32 plppar2; /* Platform port pin assignment 2 */
  2031. u32 plpdir1; /* Platform port pin direction 1 */
  2032. u32 plpdir2; /* Platform port pin direction 2 */
  2033. #else
  2034. u32 gpoutdr; /* General-purpose output data */
  2035. u8 res4[12];
  2036. #endif
  2037. u32 gpindr; /* General-purpose input data */
  2038. u8 res5[12];
  2039. u32 pmuxcr; /* Alt. function signal multiplex control */
  2040. #if defined(CONFIG_P1010) || defined(CONFIG_P1014)
  2041. #define MPC85xx_PMUXCR_TSEC1_0_1588 0x40000000
  2042. #define MPC85xx_PMUXCR_TSEC1_0_RES 0xC0000000
  2043. #define MPC85xx_PMUXCR_TSEC1_1_1588_TRIG 0x10000000
  2044. #define MPC85xx_PMUXCR_TSEC1_1_GPIO_12 0x20000000
  2045. #define MPC85xx_PMUXCR_TSEC1_1_RES 0x30000000
  2046. #define MPC85xx_PMUXCR_TSEC1_2_DMA 0x04000000
  2047. #define MPC85xx_PMUXCR_TSEC1_2_GPIO 0x08000000
  2048. #define MPC85xx_PMUXCR_TSEC1_2_RES 0x0C000000
  2049. #define MPC85xx_PMUXCR_TSEC1_3_RES 0x01000000
  2050. #define MPC85xx_PMUXCR_TSEC1_3_GPIO_15 0x02000000
  2051. #define MPC85xx_PMUXCR_IFC_ADDR16_SDHC 0x00400000
  2052. #define MPC85xx_PMUXCR_IFC_ADDR16_USB 0x00800000
  2053. #define MPC85xx_PMUXCR_IFC_ADDR16_IFC_CS2 0x00C00000
  2054. #define MPC85xx_PMUXCR_IFC_ADDR17_18_SDHC 0x00100000
  2055. #define MPC85xx_PMUXCR_IFC_ADDR17_18_USB 0x00200000
  2056. #define MPC85xx_PMUXCR_IFC_ADDR17_18_DMA 0x00300000
  2057. #define MPC85xx_PMUXCR_IFC_ADDR19_SDHC_DATA 0x00040000
  2058. #define MPC85xx_PMUXCR_IFC_ADDR19_USB 0x00080000
  2059. #define MPC85xx_PMUXCR_IFC_ADDR19_DMA 0x000C0000
  2060. #define MPC85xx_PMUXCR_IFC_ADDR20_21_SDHC_DATA 0x00010000
  2061. #define MPC85xx_PMUXCR_IFC_ADDR20_21_USB 0x00020000
  2062. #define MPC85xx_PMUXCR_IFC_ADDR20_21_RES 0x00030000
  2063. #define MPC85xx_PMUXCR_IFC_ADDR22_SDHC 0x00004000
  2064. #define MPC85xx_PMUXCR_IFC_ADDR22_USB 0x00008000
  2065. #define MPC85xx_PMUXCR_IFC_ADDR22_RES 0x0000C000
  2066. #define MPC85xx_PMUXCR_IFC_ADDR23_SDHC 0x00001000
  2067. #define MPC85xx_PMUXCR_IFC_ADDR23_USB 0x00002000
  2068. #define MPC85xx_PMUXCR_IFC_ADDR23_RES 0x00003000
  2069. #define MPC85xx_PMUXCR_IFC_ADDR24_SDHC 0x00000400
  2070. #define MPC85xx_PMUXCR_IFC_ADDR24_USB 0x00000800
  2071. #define MPC85xx_PMUXCR_IFC_ADDR24_RES 0x00000C00
  2072. #define MPC85xx_PMUXCR_IFC_PAR_PERR_RES 0x00000300
  2073. #define MPC85xx_PMUXCR_IFC_PAR_PERR_USB 0x00000200
  2074. #define MPC85xx_PMUXCR_LCLK_RES 0x00000040
  2075. #define MPC85xx_PMUXCR_LCLK_USB 0x00000080
  2076. #define MPC85xx_PMUXCR_LCLK_IFC_CS3 0x000000C0
  2077. #define MPC85xx_PMUXCR_SPI_RES 0x00000030
  2078. #define MPC85xx_PMUXCR_SPI_GPIO 0x00000020
  2079. #define MPC85xx_PMUXCR_CAN1_UART 0x00000004
  2080. #define MPC85xx_PMUXCR_CAN1_TDM 0x00000008
  2081. #define MPC85xx_PMUXCR_CAN1_RES 0x0000000C
  2082. #define MPC85xx_PMUXCR_CAN2_UART 0x00000001
  2083. #define MPC85xx_PMUXCR_CAN2_TDM 0x00000002
  2084. #define MPC85xx_PMUXCR_CAN2_RES 0x00000003
  2085. #endif
  2086. #if defined(CONFIG_P1017) || defined(CONFIG_P1023)
  2087. #define MPC85xx_PMUXCR_TSEC1_1 0x10000000
  2088. #else
  2089. #define MPC85xx_PMUXCR_SD_DATA 0x80000000
  2090. #define MPC85xx_PMUXCR_SDHC_CD 0x40000000
  2091. #define MPC85xx_PMUXCR_SDHC_WP 0x20000000
  2092. #define MPC85xx_PMUXCR_ELBC_OFF_USB2_ON 0x01000000
  2093. #define MPC85xx_PMUXCR_TDM_ENA 0x00800000
  2094. #define MPC85xx_PMUXCR_QE0 0x00008000
  2095. #define MPC85xx_PMUXCR_QE1 0x00004000
  2096. #define MPC85xx_PMUXCR_QE2 0x00002000
  2097. #define MPC85xx_PMUXCR_QE3 0x00001000
  2098. #define MPC85xx_PMUXCR_QE4 0x00000800
  2099. #define MPC85xx_PMUXCR_QE5 0x00000400
  2100. #define MPC85xx_PMUXCR_QE6 0x00000200
  2101. #define MPC85xx_PMUXCR_QE7 0x00000100
  2102. #define MPC85xx_PMUXCR_QE8 0x00000080
  2103. #define MPC85xx_PMUXCR_QE9 0x00000040
  2104. #define MPC85xx_PMUXCR_QE10 0x00000020
  2105. #define MPC85xx_PMUXCR_QE11 0x00000010
  2106. #define MPC85xx_PMUXCR_QE12 0x00000008
  2107. #endif
  2108. #if defined(CONFIG_P1013) || defined(CONFIG_P1022)
  2109. #define MPC85xx_PMUXCR_TDM_MASK 0x0001cc00
  2110. #define MPC85xx_PMUXCR_TDM 0x00014800
  2111. #define MPC85xx_PMUXCR_SPI_MASK 0x00600000
  2112. #define MPC85xx_PMUXCR_SPI 0x00000000
  2113. #endif
  2114. #if defined(CONFIG_BSC9131)
  2115. #define MPC85xx_PMUXCR_TSEC2_DMA_GPIO_IRQ 0x40000000
  2116. #define MPC85xx_PMUXCR_TSEC2_USB 0xC0000000
  2117. #define MPC85xx_PMUXCR_TSEC2_1588_PPS 0x10000000
  2118. #define MPC85xx_PMUXCR_TSEC2_1588_RSVD 0x30000000
  2119. #define MPC85xx_PMUXCR_IFC_AD_GPIO 0x04000000
  2120. #define MPC85xx_PMUXCR_IFC_AD_GPIO_MASK 0x0C000000
  2121. #define MPC85xx_PMUXCR_IFC_AD15_GPIO 0x01000000
  2122. #define MPC85xx_PMUXCR_IFC_AD15_TIMER2 0x02000000
  2123. #define MPC85xx_PMUXCR_IFC_AD16_GPO8 0x00400000
  2124. #define MPC85xx_PMUXCR_IFC_AD16_MSRCID0 0x00800000
  2125. #define MPC85xx_PMUXCR_IFC_AD17_GPO 0x00100000
  2126. #define MPC85xx_PMUXCR_IFC_AD17_GPO_MASK 0x00300000
  2127. #define MPC85xx_PMUXCR_IFC_AD17_MSRCID_DSP 0x00200000
  2128. #define MPC85xx_PMUXCR_IFC_CS2_GPO65 0x00040000
  2129. #define MPC85xx_PMUXCR_IFC_CS2_DSP_TDI 0x00080000
  2130. #define MPC85xx_PMUXCR_SDHC_USIM 0x00010000
  2131. #define MPC85xx_PMUXCR_SDHC_TDM_RFS_RCK 0x00020000
  2132. #define MPC85xx_PMUXCR_SDHC_GPIO77 0x00030000
  2133. #define MPC85xx_PMUXCR_SDHC_RESV 0x00004000
  2134. #define MPC85xx_PMUXCR_SDHC_TDM_TXD_RXD 0x00008000
  2135. #define MPC85xx_PMUXCR_SDHC_GPIO_TIMER4 0x0000C000
  2136. #define MPC85xx_PMUXCR_USB_CLK_UART_SIN 0x00001000
  2137. #define MPC85xx_PMUXCR_USB_CLK_GPIO69 0x00002000
  2138. #define MPC85xx_PMUXCR_USB_CLK_TIMER3 0x00003000
  2139. #define MPC85xx_PMUXCR_USB_UART_GPIO0 0x00000400
  2140. #define MPC85xx_PMUXCR_USB_RSVD 0x00000C00
  2141. #define MPC85xx_PMUXCR_USB_GPIO62_TRIG_IN 0x00000800
  2142. #define MPC85xx_PMUXCR_USB_D1_2_IIC2_SDA_SCL 0x00000100
  2143. #define MPC85xx_PMUXCR_USB_D1_2_GPIO71_72 0x00000200
  2144. #define MPC85xx_PMUXCR_USB_D1_2_RSVD 0x00000300
  2145. #define MPC85xx_PMUXCR_USB_DIR_GPIO2 0x00000040
  2146. #define MPC85xx_PMUXCR_USB_DIR_TIMER1 0x00000080
  2147. #define MPC85xx_PMUXCR_USB_DIR_MCP_B 0x000000C0
  2148. #define MPC85xx_PMUXCR_SPI1_UART3 0x00000010
  2149. #define MPC85xx_PMUXCR_SPI1_SIM 0x00000020
  2150. #define MPC85xx_PMUXCR_SPI1_CKSTP_IN_GPO74 0x00000030
  2151. #define MPC85xx_PMUXCR_SPI1_CS2_CKSTP_OUT_B 0x00000004
  2152. #define MPC85xx_PMUXCR_SPI1_CS2_dbg_adi1_rxen 0x00000008
  2153. #define MPC85xx_PMUXCR_SPI1_CS2_GPO75 0x0000000C
  2154. #define MPC85xx_PMUXCR_SPI1_CS3_ANT_TCXO_PWM 0x00000001
  2155. #define MPC85xx_PMUXCR_SPI1_CS3_dbg_adi2_rxen 0x00000002
  2156. #define MPC85xx_PMUXCR_SPI1_CS3_GPO76 0x00000003
  2157. #endif
  2158. u32 pmuxcr2; /* Alt. function signal multiplex control 2 */
  2159. #if defined(CONFIG_P1010) || defined(CONFIG_P1014)
  2160. #define MPC85xx_PMUXCR2_UART_GPIO 0x40000000
  2161. #define MPC85xx_PMUXCR2_UART_TDM 0x80000000
  2162. #define MPC85xx_PMUXCR2_UART_RES 0xC0000000
  2163. #define MPC85xx_PMUXCR2_IRQ2_TRIG_IN 0x10000000
  2164. #define MPC85xx_PMUXCR2_IRQ2_RES 0x30000000
  2165. #define MPC85xx_PMUXCR2_IRQ3_SRESET 0x04000000
  2166. #define MPC85xx_PMUXCR2_IRQ3_RES 0x0C000000
  2167. #define MPC85xx_PMUXCR2_GPIO01_DRVVBUS 0x01000000
  2168. #define MPC85xx_PMUXCR2_GPIO01_RES 0x03000000
  2169. #define MPC85xx_PMUXCR2_GPIO23_CKSTP 0x00400000
  2170. #define MPC85xx_PMUXCR2_GPIO23_RES 0x00800000
  2171. #define MPC85xx_PMUXCR2_GPIO23_USB 0x00C00000
  2172. #define MPC85xx_PMUXCR2_GPIO4_MCP 0x00100000
  2173. #define MPC85xx_PMUXCR2_GPIO4_RES 0x00200000
  2174. #define MPC85xx_PMUXCR2_GPIO4_CLK_OUT 0x00300000
  2175. #define MPC85xx_PMUXCR2_GPIO5_UDE 0x00040000
  2176. #define MPC85xx_PMUXCR2_GPIO5_RES 0x00080000
  2177. #define MPC85xx_PMUXCR2_READY_ASLEEP 0x00020000
  2178. #define MPC85xx_PMUXCR2_DDR_ECC_MUX 0x00010000
  2179. #define MPC85xx_PMUXCR2_DEBUG_PORT_EXPOSE 0x00008000
  2180. #define MPC85xx_PMUXCR2_POST_EXPOSE 0x00004000
  2181. #define MPC85xx_PMUXCR2_DEBUG_MUX_SEL_USBPHY 0x00002000
  2182. #define MPC85xx_PMUXCR2_PLL_LKDT_EXPOSE 0x00001000
  2183. #endif
  2184. #if defined(CONFIG_P1013) || defined(CONFIG_P1022)
  2185. #define MPC85xx_PMUXCR2_ETSECUSB_MASK 0x001f8000
  2186. #define MPC85xx_PMUXCR2_USB 0x00150000
  2187. #endif
  2188. #if defined(CONFIG_BSC9131)
  2189. #define MPC85xx_PMUXCR2_UART_CTS_B0_SIM_PD 0X40000000
  2190. #define MPC85xx_PMUXCR2_UART_CTS_B0_DSP_TMS 0X80000000
  2191. #define MPC85xx_PMUXCR2_UART_CTS_B0_GPIO42 0xC0000000
  2192. #define MPC85xx_PMUXCR2_UART_RTS_B0_PWM2 0x10000000
  2193. #define MPC85xx_PMUXCR2_UART_RTS_B0_DSP_TCK 0x20000000
  2194. #define MPC85xx_PMUXCR2_UART_RTS_B0_GPIO43 0x30000000
  2195. #define MPC85xx_PMUXCR2_UART_CTS_B1_SIM_PD 0x04000000
  2196. #define MPC85xx_PMUXCR2_UART_CTS_B1_SRESET_B 0x08000000
  2197. #define MPC85xx_PMUXCR2_UART_CTS_B1_GPIO44 0x0C000000
  2198. #define MPC85xx_PMUXCR2_UART_RTS_B1_PPS_LED 0x01000000
  2199. #define MPC85xx_PMUXCR2_UART_RTS_B1_RSVD 0x02000000
  2200. #define MPC85xx_PMUXCR2_UART_RTS_B1_GPIO45 0x03000000
  2201. #define MPC85xx_PMUXCR2_TRIG_OUT_ASLEEP 0x00400000
  2202. #define MPC85xx_PMUXCR2_TRIG_OUT_DSP_TRST_B 0x00800000
  2203. #define MPC85xx_PMUXCR2_ANT1_TIMER5 0x00100000
  2204. #define MPC85xx_PMUXCR2_ANT1_TSEC_1588 0x00200000
  2205. #define MPC85xx_PMUXCR2_ANT1_GPIO95_19 0x00300000
  2206. #define MPC85xx_PMUXCR2_ANT1_TX_RX_FRAME_MAX3_LOCK 0x00040000
  2207. #define MPC85xx_PMUXCR2_ANT1_TX_RX_FRAME_RSVD 0x00080000
  2208. #define MPC85xx_PMUXCR2_ANT1_TX_RX_FRAME_GPIO80_20 0x000C0000
  2209. #define MPC85xx_PMUXCR2_ANT1_DIO0_3_SPI3_CS0 0x00010000
  2210. #define MPC85xx_PMUXCR2_ANT1_DIO0_3_ANT2_DO_3 0x00020000
  2211. #define MPC85xx_PMUXCR2_ANT1_DIO0_3_GPIO81_84 0x00030000
  2212. #define MPC85xx_PMUXCR2_ANT1_DIO4_7_SPI4 0x00004000
  2213. #define MPC85xx_PMUXCR2_ANT1_DIO4_7_ANT2_DO4_7 0x00008000
  2214. #define MPC85xx_PMUXCR2_ANT1_DIO4_7_GPIO85_88 0x0000C000
  2215. #define MPC85xx_PMUXCR2_ANT1_DIO8_9_MAX2_1_LOCK 0x00001000
  2216. #define MPC85xx_PMUXCR2_ANT1_DIO8_9_ANT2_DO8_9 0x00002000
  2217. #define MPC85xx_PMUXCR2_ANT1_DIO8_9_GPIO21_22 0x00003000
  2218. #define MPC85xx_PMUXCR2_ANT1_DIO10_11_TIMER6_7 0x00000400
  2219. #define MPC85xx_PMUXCR2_ANT1_DIO10_11_ANT2_DO10_11 0x00000800
  2220. #define MPC85xx_PMUXCR2_ANT1_DIO10_11_GPIO23_24 0x00000C00
  2221. #define MPC85xx_PMUXCR2_ANT2_RSVD 0x00000100
  2222. #define MPC85xx_PMUXCR2_ANT2_GPO90_91_DMA 0x00000300
  2223. #define MPC85xx_PMUXCR2_ANT2_ENABLE_DIO0_10_USB 0x00000040
  2224. #define MPC85xx_PMUXCR2_ANT2_ENABLE_DIO0_10_GPIO 0x000000C0
  2225. #define MPC85xx_PMUXCR2_ANT2_DIO11_RSVD 0x00000010
  2226. #define MPC85xx_PMUXCR2_ANT2_DIO11_TIMER8 0x00000020
  2227. #define MPC85xx_PMUXCR2_ANT2_DIO11_GPIO61 0x00000030
  2228. #define MPC85xx_PMUXCR2_ANT3_AGC_GPO53 0x00000004
  2229. #define MPC85xx_PMUXCR2_ANT3_DO_TDM 0x00000001
  2230. #define MPC85xx_PMUXCR2_ANT3_DO_GPIO46_49 0x00000002
  2231. u32 pmuxcr3;
  2232. #define MPC85xx_PMUXCR3_ANT3_DO4_5_TDM 0x40000000
  2233. #define MPC85xx_PMUXCR3_ANT3_DO4_5_GPIO_50_51 0x80000000
  2234. #define MPC85xx_PMUXCR3_ANT3_DO6_7_TRIG_IN_SRESET_B 0x10000000
  2235. #define MPC85xx_PMUXCR3_ANT3_DO6_7_GPIO_52_53 0x20000000
  2236. #define MPC85xx_PMUXCR3_ANT3_DO8_MCP_B 0x04000000
  2237. #define MPC85xx_PMUXCR3_ANT3_DO8_GPIO54 0x08000000
  2238. #define MPC85xx_PMUXCR3_ANT3_DO9_10_CKSTP_IN_OUT 0x01000000
  2239. #define MPC85xx_PMUXCR3_ANT3_DO9_10_GPIO55_56 0x02000000
  2240. #define MPC85xx_PMUXCR3_ANT3_DO11_IRQ_OUT 0x00400000
  2241. #define MPC85xx_PMUXCR3_ANT3_DO11_GPIO57 0x00800000
  2242. #define MPC85xx_PMUXCR3_SPI2_CS2_GPO93 0x00100000
  2243. #define MPC85xx_PMUXCR3_SPI2_CS3_GPO94 0x00040000
  2244. #define MPC85xx_PMUXCR3_ANT2_AGC_RSVD 0x00010000
  2245. #define MPC85xx_PMUXCR3_ANT2_GPO89 0x00030000
  2246. u32 pmuxcr4;
  2247. #else
  2248. u8 res6[8];
  2249. #endif
  2250. u32 devdisr; /* Device disable control */
  2251. #define MPC85xx_DEVDISR_PCI1 0x80000000
  2252. #define MPC85xx_DEVDISR_PCI2 0x40000000
  2253. #define MPC85xx_DEVDISR_PCIE 0x20000000
  2254. #define MPC85xx_DEVDISR_LBC 0x08000000
  2255. #define MPC85xx_DEVDISR_PCIE2 0x04000000
  2256. #define MPC85xx_DEVDISR_PCIE3 0x02000000
  2257. #define MPC85xx_DEVDISR_SEC 0x01000000
  2258. #define MPC85xx_DEVDISR_SRIO 0x00080000
  2259. #define MPC85xx_DEVDISR_RMSG 0x00040000
  2260. #define MPC85xx_DEVDISR_DDR 0x00010000
  2261. #define MPC85xx_DEVDISR_CPU 0x00008000
  2262. #define MPC85xx_DEVDISR_CPU0 MPC85xx_DEVDISR_CPU
  2263. #define MPC85xx_DEVDISR_TB 0x00004000
  2264. #define MPC85xx_DEVDISR_TB0 MPC85xx_DEVDISR_TB
  2265. #define MPC85xx_DEVDISR_CPU1 0x00002000
  2266. #define MPC85xx_DEVDISR_TB1 0x00001000
  2267. #define MPC85xx_DEVDISR_DMA 0x00000400
  2268. #define MPC85xx_DEVDISR_TSEC1 0x00000080
  2269. #define MPC85xx_DEVDISR_TSEC2 0x00000040
  2270. #define MPC85xx_DEVDISR_TSEC3 0x00000020
  2271. #define MPC85xx_DEVDISR_TSEC4 0x00000010
  2272. #define MPC85xx_DEVDISR_I2C 0x00000004
  2273. #define MPC85xx_DEVDISR_DUART 0x00000002
  2274. u8 res7[12];
  2275. u32 powmgtcsr; /* Power management status & control */
  2276. u8 res8[12];
  2277. u32 mcpsumr; /* Machine check summary */
  2278. u8 res9[12];
  2279. u32 pvr; /* Processor version */
  2280. u32 svr; /* System version */
  2281. u8 res10[8];
  2282. u32 rstcr; /* Reset control */
  2283. #if defined(CONFIG_MPC8568)||defined(CONFIG_MPC8569)
  2284. u8 res11a[76];
  2285. par_io_t qe_par_io[7];
  2286. u8 res11b[1600];
  2287. #elif defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
  2288. u8 res11a[12];
  2289. u32 iovselsr;
  2290. u8 res11b[60];
  2291. par_io_t qe_par_io[3];
  2292. u8 res11c[1496];
  2293. #else
  2294. u8 res11a[1868];
  2295. #endif
  2296. u32 clkdvdr; /* Clock Divide register */
  2297. u8 res12[1532];
  2298. u32 clkocr; /* Clock out select */
  2299. u8 res13[12];
  2300. u32 ddrdllcr; /* DDR DLL control */
  2301. u8 res14[12];
  2302. u32 lbcdllcr; /* LBC DLL control */
  2303. #if defined(CONFIG_BSC9131)
  2304. u8 res15[12];
  2305. u32 halt_req_mask;
  2306. #define HALTED_TO_HALT_REQ_MASK_0 0x80000000
  2307. u8 res18[232];
  2308. #else
  2309. u8 res15[248];
  2310. #endif
  2311. u32 lbiuiplldcr0; /* LBIU PLL Debug Reg 0 */
  2312. u32 lbiuiplldcr1; /* LBIU PLL Debug Reg 1 */
  2313. u32 ddrioovcr; /* DDR IO Override Control */
  2314. u32 tsec12ioovcr; /* eTSEC 1/2 IO override control */
  2315. u32 tsec34ioovcr; /* eTSEC 3/4 IO override control */
  2316. u8 res16[52];
  2317. u32 sdhcdcr; /* SDHC debug control register */
  2318. u8 res17[61592];
  2319. } ccsr_gur_t;
  2320. #endif
  2321. #define SDHCDCR_CD_INV 0x80000000 /* invert SDHC card detect */
  2322. typedef struct serdes_corenet {
  2323. struct {
  2324. u32 rstctl; /* Reset Control Register */
  2325. #define SRDS_RSTCTL_RST 0x80000000
  2326. #define SRDS_RSTCTL_RSTDONE 0x40000000
  2327. #define SRDS_RSTCTL_RSTERR 0x20000000
  2328. #define SRDS_RSTCTL_SDPD 0x00000020
  2329. u32 pllcr0; /* PLL Control Register 0 */
  2330. #define SRDS_PLLCR0_RFCK_SEL_MASK 0x30000000
  2331. #define SRDS_PLLCR0_PVCOCNT_EN 0x02000000
  2332. #define SRDS_PLLCR0_RFCK_SEL_100 0x00000000
  2333. #define SRDS_PLLCR0_RFCK_SEL_125 0x10000000
  2334. #define SRDS_PLLCR0_RFCK_SEL_156_25 0x20000000
  2335. #define SRDS_PLLCR0_RFCK_SEL_150 0x30000000
  2336. #define SRDS_PLLCR0_FRATE_SEL_MASK 0x00030000
  2337. #define SRDS_PLLCR0_FRATE_SEL_5 0x00000000
  2338. #define SRDS_PLLCR0_FRATE_SEL_6_25 0x00010000
  2339. u32 pllcr1; /* PLL Control Register 1 */
  2340. #define SRDS_PLLCR1_PLL_BWSEL 0x08000000
  2341. u32 res[5];
  2342. } bank[3];
  2343. u32 res1[12];
  2344. u32 srdstcalcr; /* TX Calibration Control */
  2345. u32 res2[3];
  2346. u32 srdsrcalcr; /* RX Calibration Control */
  2347. u32 res3[3];
  2348. u32 srdsgr0; /* General Register 0 */
  2349. u32 res4[11];
  2350. u32 srdspccr0; /* Protocol Converter Config 0 */
  2351. u32 srdspccr1; /* Protocol Converter Config 1 */
  2352. u32 srdspccr2; /* Protocol Converter Config 2 */
  2353. #define SRDS_PCCR2_RST_XGMII1 0x00800000
  2354. #define SRDS_PCCR2_RST_XGMII2 0x00400000
  2355. u32 res5[197];
  2356. struct {
  2357. u32 gcr0; /* General Control Register 0 */
  2358. #define SRDS_GCR0_RRST 0x00400000
  2359. #define SRDS_GCR0_1STLANE 0x00010000
  2360. #define SRDS_GCR0_UOTHL 0x00100000
  2361. u32 gcr1; /* General Control Register 1 */
  2362. #define SRDS_GCR1_REIDL_CTL_MASK 0x001f0000
  2363. #define SRDS_GCR1_REIDL_CTL_PCIE 0x00100000
  2364. #define SRDS_GCR1_REIDL_CTL_SRIO 0x00000000
  2365. #define SRDS_GCR1_REIDL_CTL_SGMII 0x00040000
  2366. #define SRDS_GCR1_OPAD_CTL 0x04000000
  2367. u32 res1[4];
  2368. u32 tecr0; /* TX Equalization Control Reg 0 */
  2369. #define SRDS_TECR0_TEQ_TYPE_MASK 0x30000000
  2370. #define SRDS_TECR0_TEQ_TYPE_2LVL 0x10000000
  2371. u32 res3;
  2372. u32 ttlcr0; /* Transition Tracking Loop Ctrl 0 */
  2373. #define SRDS_TTLCR0_FLT_SEL_MASK 0x3f000000
  2374. #define SRDS_TTLCR0_FLT_SEL_750PPM 0x03000000
  2375. #define SRDS_TTLCR0_PM_DIS 0x00004000
  2376. u32 res4[7];
  2377. } lane[24];
  2378. u32 res6[384];
  2379. } serdes_corenet_t;
  2380. enum {
  2381. FSL_SRDS_B1_LANE_A = 0,
  2382. FSL_SRDS_B1_LANE_B = 1,
  2383. FSL_SRDS_B1_LANE_C = 2,
  2384. FSL_SRDS_B1_LANE_D = 3,
  2385. FSL_SRDS_B1_LANE_E = 4,
  2386. FSL_SRDS_B1_LANE_F = 5,
  2387. FSL_SRDS_B1_LANE_G = 6,
  2388. FSL_SRDS_B1_LANE_H = 7,
  2389. FSL_SRDS_B1_LANE_I = 8,
  2390. FSL_SRDS_B1_LANE_J = 9,
  2391. FSL_SRDS_B2_LANE_A = 16,
  2392. FSL_SRDS_B2_LANE_B = 17,
  2393. FSL_SRDS_B2_LANE_C = 18,
  2394. FSL_SRDS_B2_LANE_D = 19,
  2395. FSL_SRDS_B3_LANE_A = 20,
  2396. FSL_SRDS_B3_LANE_B = 21,
  2397. FSL_SRDS_B3_LANE_C = 22,
  2398. FSL_SRDS_B3_LANE_D = 23,
  2399. };
  2400. /* Security Engine Block (MS = Most Sig., LS = Least Sig.) */
  2401. #if CONFIG_SYS_FSL_SEC_COMPAT >= 4
  2402. typedef struct ccsr_sec {
  2403. u32 res0;
  2404. u32 mcfgr; /* Master CFG Register */
  2405. u8 res1[0x8];
  2406. struct {
  2407. u32 ms; /* Job Ring LIODN Register, MS */
  2408. u32 ls; /* Job Ring LIODN Register, LS */
  2409. } jrliodnr[4];
  2410. u8 res2[0x30];
  2411. struct {
  2412. u32 ms; /* RTIC LIODN Register, MS */
  2413. u32 ls; /* RTIC LIODN Register, LS */
  2414. } rticliodnr[4];
  2415. u8 res3[0x1c];
  2416. u32 decorr; /* DECO Request Register */
  2417. struct {
  2418. u32 ms; /* DECO LIODN Register, MS */
  2419. u32 ls; /* DECO LIODN Register, LS */
  2420. } decoliodnr[5];
  2421. u8 res4[0x58];
  2422. u32 dar; /* DECO Avail Register */
  2423. u32 drr; /* DECO Reset Register */
  2424. u8 res5[0xe78];
  2425. u32 crnr_ms; /* CHA Revision Number Register, MS */
  2426. u32 crnr_ls; /* CHA Revision Number Register, LS */
  2427. u32 ctpr_ms; /* Compile Time Parameters Register, MS */
  2428. u32 ctpr_ls; /* Compile Time Parameters Register, LS */
  2429. u8 res6[0x10];
  2430. u32 far_ms; /* Fault Address Register, MS */
  2431. u32 far_ls; /* Fault Address Register, LS */
  2432. u32 falr; /* Fault Address LIODN Register */
  2433. u32 fadr; /* Fault Address Detail Register */
  2434. u8 res7[0x4];
  2435. u32 csta; /* CAAM Status Register */
  2436. u8 res8[0x8];
  2437. u32 rvid; /* Run Time Integrity Checking Version ID Reg.*/
  2438. u32 ccbvid; /* CHA Cluster Block Version ID Register */
  2439. u32 chavid_ms; /* CHA Version ID Register, MS */
  2440. u32 chavid_ls; /* CHA Version ID Register, LS */
  2441. u32 chanum_ms; /* CHA Number Register, MS */
  2442. u32 chanum_ls; /* CHA Number Register, LS */
  2443. u32 secvid_ms; /* SEC Version ID Register, MS */
  2444. u32 secvid_ls; /* SEC Version ID Register, LS */
  2445. u8 res9[0x6020];
  2446. u32 qilcr_ms; /* Queue Interface LIODN CFG Register, MS */
  2447. u32 qilcr_ls; /* Queue Interface LIODN CFG Register, LS */
  2448. u8 res10[0x8fd8];
  2449. } ccsr_sec_t;
  2450. #define SEC_CTPR_MS_AXI_LIODN 0x08000000
  2451. #define SEC_CTPR_MS_QI 0x02000000
  2452. #define SEC_RVID_MA 0x0f000000
  2453. #define SEC_CHANUM_MS_JRNUM_MASK 0xf0000000
  2454. #define SEC_CHANUM_MS_JRNUM_SHIFT 28
  2455. #define SEC_CHANUM_MS_DECONUM_MASK 0x0f000000
  2456. #define SEC_CHANUM_MS_DECONUM_SHIFT 24
  2457. #endif
  2458. typedef struct ccsr_qman {
  2459. struct {
  2460. u32 qcsp_lio_cfg; /* 0x0 - SW Portal n LIO cfg */
  2461. u32 qcsp_io_cfg; /* 0x4 - SW Portal n IO cfg */
  2462. u32 res;
  2463. u32 qcsp_dd_cfg; /* 0xc - SW Portal n Dynamic Debug cfg */
  2464. } qcsp[32];
  2465. /* Not actually reserved, but irrelevant to u-boot */
  2466. u8 res[0xbf8 - 0x200];
  2467. u32 ip_rev_1;
  2468. u32 ip_rev_2;
  2469. u32 fqd_bare; /* FQD Extended Base Addr Register */
  2470. u32 fqd_bar; /* FQD Base Addr Register */
  2471. u8 res1[0x8];
  2472. u32 fqd_ar; /* FQD Attributes Register */
  2473. u8 res2[0xc];
  2474. u32 pfdr_bare; /* PFDR Extended Base Addr Register */
  2475. u32 pfdr_bar; /* PFDR Base Addr Register */
  2476. u8 res3[0x8];
  2477. u32 pfdr_ar; /* PFDR Attributes Register */
  2478. u8 res4[0x4c];
  2479. u32 qcsp_bare; /* QCSP Extended Base Addr Register */
  2480. u32 qcsp_bar; /* QCSP Base Addr Register */
  2481. u8 res5[0x78];
  2482. u32 ci_sched_cfg; /* Initiator Scheduling Configuration */
  2483. u32 srcidr; /* Source ID Register */
  2484. u32 liodnr; /* LIODN Register */
  2485. u8 res6[4];
  2486. u32 ci_rlm_cfg; /* Initiator Read Latency Monitor Cfg */
  2487. u32 ci_rlm_avg; /* Initiator Read Latency Monitor Avg */
  2488. u8 res7[0x2e8];
  2489. } ccsr_qman_t;
  2490. typedef struct ccsr_bman {
  2491. /* Not actually reserved, but irrelevant to u-boot */
  2492. u8 res[0xbf8];
  2493. u32 ip_rev_1;
  2494. u32 ip_rev_2;
  2495. u32 fbpr_bare; /* FBPR Extended Base Addr Register */
  2496. u32 fbpr_bar; /* FBPR Base Addr Register */
  2497. u8 res1[0x8];
  2498. u32 fbpr_ar; /* FBPR Attributes Register */
  2499. u8 res2[0xf0];
  2500. u32 srcidr; /* Source ID Register */
  2501. u32 liodnr; /* LIODN Register */
  2502. u8 res7[0x2f4];
  2503. } ccsr_bman_t;
  2504. typedef struct ccsr_pme {
  2505. u8 res0[0x804];
  2506. u32 liodnbr; /* LIODN Base Register */
  2507. u8 res1[0x1f8];
  2508. u32 srcidr; /* Source ID Register */
  2509. u8 res2[8];
  2510. u32 liodnr; /* LIODN Register */
  2511. u8 res3[0x1e8];
  2512. u32 pm_ip_rev_1; /* PME IP Block Revision Reg 1*/
  2513. u32 pm_ip_rev_2; /* PME IP Block Revision Reg 1*/
  2514. u8 res4[0x400];
  2515. } ccsr_pme_t;
  2516. typedef struct ccsr_usb_phy {
  2517. u8 res0[0x18];
  2518. u32 usb_enable_override;
  2519. u8 res[0xe4];
  2520. } ccsr_usb_phy_t;
  2521. #define CONFIG_SYS_FSL_USB_ENABLE_OVERRIDE 1
  2522. #ifdef CONFIG_SYS_FSL_RAID_ENGINE
  2523. struct ccsr_raide {
  2524. u8 res0[0x543];
  2525. u32 liodnbr; /* LIODN Base Register */
  2526. u8 res1[0xab8];
  2527. struct {
  2528. struct {
  2529. u32 cfg0; /* cfg register 0 */
  2530. u32 cfg1; /* cfg register 1 */
  2531. u8 res1[0x3f8];
  2532. } ring[2];
  2533. u8 res[0x800];
  2534. } jq[2];
  2535. };
  2536. #endif
  2537. #ifdef CONFIG_SYS_DPAA_RMAN
  2538. struct ccsr_rman {
  2539. u8 res0[0xf64];
  2540. u32 mmliodnbr; /* Message Manager LIODN Base Register */
  2541. u32 mmitar; /* RMAN Inbound Translation Address Register */
  2542. u32 mmitdr; /* RMAN Inbound Translation Data Register */
  2543. u8 res4[0x1f090];
  2544. };
  2545. #endif
  2546. #ifdef CONFIG_FSL_CORENET
  2547. #define CONFIG_SYS_FSL_CORENET_CCM_OFFSET 0x0000
  2548. #define CONFIG_SYS_MPC85xx_DDR_OFFSET 0x8000
  2549. #define CONFIG_SYS_MPC85xx_DDR2_OFFSET 0x9000
  2550. #define CONFIG_SYS_MPC85xx_DDR3_OFFSET 0xA000
  2551. #define CONFIG_SYS_FSL_CORENET_CLK_OFFSET 0xE1000
  2552. #define CONFIG_SYS_FSL_CORENET_RCPM_OFFSET 0xE2000
  2553. #define CONFIG_SYS_FSL_CORENET_SERDES_OFFSET 0xEA000
  2554. #define CONFIG_SYS_FSL_CORENET_SERDES2_OFFSET 0xEB000
  2555. #define CONFIG_SYS_FSL_CPC_OFFSET 0x10000
  2556. #define CONFIG_SYS_MPC85xx_DMA1_OFFSET 0x100000
  2557. #define CONFIG_SYS_MPC85xx_DMA2_OFFSET 0x101000
  2558. #define CONFIG_SYS_MPC85xx_DMA_OFFSET CONFIG_SYS_MPC85xx_DMA1_OFFSET
  2559. #define CONFIG_SYS_MPC85xx_ESPI_OFFSET 0x110000
  2560. #define CONFIG_SYS_MPC85xx_ESDHC_OFFSET 0x114000
  2561. #define CONFIG_SYS_MPC85xx_LBC_OFFSET 0x124000
  2562. #define CONFIG_SYS_MPC85xx_IFC_OFFSET 0x124000
  2563. #define CONFIG_SYS_MPC85xx_GPIO_OFFSET 0x130000
  2564. #define CONFIG_SYS_FSL_CORENET_RMAN_OFFSET 0x1e0000
  2565. #define CONFIG_SYS_MPC85xx_PCIE1_OFFSET 0x200000
  2566. #define CONFIG_SYS_MPC85xx_PCIE2_OFFSET 0x201000
  2567. #define CONFIG_SYS_MPC85xx_PCIE3_OFFSET 0x202000
  2568. #define CONFIG_SYS_MPC85xx_PCIE4_OFFSET 0x203000
  2569. #define CONFIG_SYS_MPC85xx_USB1_OFFSET 0x210000
  2570. #define CONFIG_SYS_MPC85xx_USB2_OFFSET 0x211000
  2571. #define CONFIG_SYS_MPC85xx_USB_OFFSET CONFIG_SYS_MPC85xx_USB1_OFFSET
  2572. #define CONFIG_SYS_MPC85xx_USB1_PHY_OFFSET 0x214000
  2573. #define CONFIG_SYS_MPC85xx_USB2_PHY_OFFSET 0x214100
  2574. #define CONFIG_SYS_MPC85xx_SATA1_OFFSET 0x220000
  2575. #define CONFIG_SYS_MPC85xx_SATA2_OFFSET 0x221000
  2576. #define CONFIG_SYS_FSL_SEC_OFFSET 0x300000
  2577. #define CONFIG_SYS_FSL_CORENET_PME_OFFSET 0x316000
  2578. #define CONFIG_SYS_FSL_QMAN_OFFSET 0x318000
  2579. #define CONFIG_SYS_FSL_BMAN_OFFSET 0x31a000
  2580. #define CONFIG_SYS_FSL_RAID_ENGINE_OFFSET 0x320000
  2581. #define CONFIG_SYS_FSL_FM1_OFFSET 0x400000
  2582. #define CONFIG_SYS_FSL_FM1_RX0_1G_OFFSET 0x488000
  2583. #define CONFIG_SYS_FSL_FM1_RX1_1G_OFFSET 0x489000
  2584. #define CONFIG_SYS_FSL_FM1_RX2_1G_OFFSET 0x48a000
  2585. #define CONFIG_SYS_FSL_FM1_RX3_1G_OFFSET 0x48b000
  2586. #define CONFIG_SYS_FSL_FM1_RX4_1G_OFFSET 0x48c000
  2587. #define CONFIG_SYS_FSL_FM1_RX0_10G_OFFSET 0x490000
  2588. #define CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET 0x4e0000
  2589. #define CONFIG_SYS_FSL_FM2_OFFSET 0x500000
  2590. #define CONFIG_SYS_FSL_FM2_RX0_1G_OFFSET 0x588000
  2591. #define CONFIG_SYS_FSL_FM2_RX1_1G_OFFSET 0x589000
  2592. #define CONFIG_SYS_FSL_FM2_RX2_1G_OFFSET 0x58a000
  2593. #define CONFIG_SYS_FSL_FM2_RX3_1G_OFFSET 0x58b000
  2594. #define CONFIG_SYS_FSL_FM2_RX4_1G_OFFSET 0x58c000
  2595. #define CONFIG_SYS_FSL_FM2_RX0_10G_OFFSET 0x590000
  2596. #define CONFIG_SYS_FSL_CLUSTER_1_L2_OFFSET 0xC20000
  2597. #else
  2598. #define CONFIG_SYS_MPC85xx_ECM_OFFSET 0x0000
  2599. #define CONFIG_SYS_MPC85xx_DDR_OFFSET 0x2000
  2600. #define CONFIG_SYS_MPC85xx_LBC_OFFSET 0x5000
  2601. #define CONFIG_SYS_MPC85xx_DDR2_OFFSET 0x6000
  2602. #define CONFIG_SYS_MPC85xx_ESPI_OFFSET 0x7000
  2603. #define CONFIG_SYS_MPC85xx_PCI1_OFFSET 0x8000
  2604. #define CONFIG_SYS_MPC85xx_PCIX_OFFSET 0x8000
  2605. #define CONFIG_SYS_MPC85xx_PCI2_OFFSET 0x9000
  2606. #define CONFIG_SYS_MPC85xx_PCIX2_OFFSET 0x9000
  2607. #define CONFIG_SYS_MPC85xx_PCIE1_OFFSET 0xa000
  2608. #define CONFIG_SYS_MPC85xx_PCIE2_OFFSET 0x9000
  2609. #if defined(CONFIG_MPC8572) || defined(CONFIG_P2020)
  2610. #define CONFIG_SYS_MPC85xx_PCIE3_OFFSET 0x8000
  2611. #else
  2612. #define CONFIG_SYS_MPC85xx_PCIE3_OFFSET 0xb000
  2613. #endif
  2614. #define CONFIG_SYS_MPC85xx_GPIO_OFFSET 0xF000
  2615. #define CONFIG_SYS_MPC85xx_SATA1_OFFSET 0x18000
  2616. #define CONFIG_SYS_MPC85xx_SATA2_OFFSET 0x19000
  2617. #define CONFIG_SYS_MPC85xx_IFC_OFFSET 0x1e000
  2618. #define CONFIG_SYS_MPC85xx_L2_OFFSET 0x20000
  2619. #define CONFIG_SYS_MPC85xx_DMA_OFFSET 0x21000
  2620. #define CONFIG_SYS_MPC85xx_USB_OFFSET 0x22000
  2621. #define CONFIG_SYS_MPC85xx_USB2_OFFSET 0x23000
  2622. #ifdef CONFIG_TSECV2
  2623. #define CONFIG_SYS_TSEC1_OFFSET 0xB0000
  2624. #else
  2625. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  2626. #endif
  2627. #define CONFIG_SYS_MDIO1_OFFSET 0x24000
  2628. #define CONFIG_SYS_MPC85xx_ESDHC_OFFSET 0x2e000
  2629. #define CONFIG_SYS_MPC85xx_SERDES2_OFFSET 0xE3100
  2630. #define CONFIG_SYS_MPC85xx_SERDES1_OFFSET 0xE3000
  2631. #define CONFIG_SYS_SNVS_OFFSET 0xE6000
  2632. #define CONFIG_SYS_SFP_OFFSET 0xE7000
  2633. #define CONFIG_SYS_MPC85xx_CPM_OFFSET 0x80000
  2634. #define CONFIG_SYS_FSL_QMAN_OFFSET 0x88000
  2635. #define CONFIG_SYS_FSL_BMAN_OFFSET 0x8a000
  2636. #define CONFIG_SYS_FSL_FM1_OFFSET 0x100000
  2637. #define CONFIG_SYS_FSL_FM1_RX0_1G_OFFSET 0x188000
  2638. #define CONFIG_SYS_FSL_FM1_RX1_1G_OFFSET 0x189000
  2639. #define CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET 0x1e0000
  2640. #endif
  2641. #define CONFIG_SYS_MPC85xx_PIC_OFFSET 0x40000
  2642. #define CONFIG_SYS_MPC85xx_GUTS_OFFSET 0xE0000
  2643. #define CONFIG_SYS_FSL_SRIO_OFFSET 0xC0000
  2644. #define CONFIG_SYS_FSL_CPC_ADDR \
  2645. (CONFIG_SYS_CCSRBAR + CONFIG_SYS_FSL_CPC_OFFSET)
  2646. #define CONFIG_SYS_FSL_QMAN_ADDR \
  2647. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_QMAN_OFFSET)
  2648. #define CONFIG_SYS_FSL_BMAN_ADDR \
  2649. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_BMAN_OFFSET)
  2650. #define CONFIG_SYS_FSL_CORENET_PME_ADDR \
  2651. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_PME_OFFSET)
  2652. #define CONFIG_SYS_FSL_RAID_ENGINE_ADDR \
  2653. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_RAID_ENGINE_OFFSET)
  2654. #define CONFIG_SYS_FSL_CORENET_RMAN_ADDR \
  2655. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_RMAN_OFFSET)
  2656. #define CONFIG_SYS_MPC85xx_GUTS_ADDR \
  2657. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GUTS_OFFSET)
  2658. #define CONFIG_SYS_FSL_CORENET_CCM_ADDR \
  2659. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_CCM_OFFSET)
  2660. #define CONFIG_SYS_FSL_CORENET_CLK_ADDR \
  2661. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_CLK_OFFSET)
  2662. #define CONFIG_SYS_FSL_CORENET_RCPM_ADDR \
  2663. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_RCPM_OFFSET)
  2664. #define CONFIG_SYS_MPC85xx_ECM_ADDR \
  2665. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ECM_OFFSET)
  2666. #define CONFIG_SYS_MPC85xx_DDR_ADDR \
  2667. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR_OFFSET)
  2668. #define CONFIG_SYS_MPC85xx_DDR2_ADDR \
  2669. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR2_OFFSET)
  2670. #define CONFIG_SYS_MPC85xx_DDR3_ADDR \
  2671. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR3_OFFSET)
  2672. #define CONFIG_SYS_LBC_ADDR \
  2673. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_LBC_OFFSET)
  2674. #define CONFIG_SYS_IFC_ADDR \
  2675. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_IFC_OFFSET)
  2676. #define CONFIG_SYS_MPC85xx_ESPI_ADDR \
  2677. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESPI_OFFSET)
  2678. #define CONFIG_SYS_MPC85xx_PCIX_ADDR \
  2679. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX_OFFSET)
  2680. #define CONFIG_SYS_MPC85xx_PCIX2_ADDR \
  2681. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX2_OFFSET)
  2682. #define CONFIG_SYS_MPC85xx_GPIO_ADDR \
  2683. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GPIO_OFFSET)
  2684. #define CONFIG_SYS_MPC85xx_SATA1_ADDR \
  2685. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA1_OFFSET)
  2686. #define CONFIG_SYS_MPC85xx_SATA2_ADDR \
  2687. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA2_OFFSET)
  2688. #define CONFIG_SYS_MPC85xx_L2_ADDR \
  2689. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_L2_OFFSET)
  2690. #define CONFIG_SYS_MPC85xx_DMA_ADDR \
  2691. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DMA_OFFSET)
  2692. #define CONFIG_SYS_MPC85xx_ESDHC_ADDR \
  2693. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESDHC_OFFSET)
  2694. #define CONFIG_SYS_MPC8xxx_PIC_ADDR \
  2695. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PIC_OFFSET)
  2696. #define CONFIG_SYS_MPC85xx_CPM_ADDR \
  2697. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_CPM_OFFSET)
  2698. #define CONFIG_SYS_MPC85xx_SERDES1_ADDR \
  2699. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES1_OFFSET)
  2700. #define CONFIG_SYS_MPC85xx_SERDES2_ADDR \
  2701. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET)
  2702. #define CONFIG_SYS_FSL_CORENET_SERDES_ADDR \
  2703. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_SERDES_OFFSET)
  2704. #define CONFIG_SYS_FSL_CORENET_SERDES2_ADDR \
  2705. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_SERDES2_OFFSET)
  2706. #define CONFIG_SYS_MPC85xx_USB_ADDR \
  2707. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB_OFFSET)
  2708. #define CONFIG_SYS_MPC85xx_USB1_PHY_ADDR \
  2709. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB1_PHY_OFFSET)
  2710. #define CONFIG_SYS_MPC85xx_USB2_PHY_ADDR \
  2711. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB2_PHY_OFFSET)
  2712. #define CONFIG_SYS_FSL_SEC_ADDR \
  2713. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SEC_OFFSET)
  2714. #define CONFIG_SYS_FSL_FM1_ADDR \
  2715. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_OFFSET)
  2716. #define CONFIG_SYS_FSL_FM1_DTSEC1_ADDR \
  2717. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET)
  2718. #define CONFIG_SYS_FSL_FM2_ADDR \
  2719. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM2_OFFSET)
  2720. #define CONFIG_SYS_FSL_SRIO_ADDR \
  2721. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SRIO_OFFSET)
  2722. #define CONFIG_SYS_PCI1_ADDR \
  2723. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCI1_OFFSET)
  2724. #define CONFIG_SYS_PCI2_ADDR \
  2725. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCI2_OFFSET)
  2726. #define CONFIG_SYS_PCIE1_ADDR \
  2727. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE1_OFFSET)
  2728. #define CONFIG_SYS_PCIE2_ADDR \
  2729. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE2_OFFSET)
  2730. #define CONFIG_SYS_PCIE3_ADDR \
  2731. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE3_OFFSET)
  2732. #define CONFIG_SYS_PCIE4_ADDR \
  2733. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE4_OFFSET)
  2734. #define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
  2735. #define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
  2736. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  2737. struct ccsr_cluster_l2 {
  2738. u32 l2csr0; /* 0x000 L2 cache control and status register 0 */
  2739. u32 l2csr1; /* 0x004 L2 cache control and status register 1 */
  2740. u32 l2cfg0; /* 0x008 L2 cache configuration register 0 */
  2741. u8 res_0c[500];/* 0x00c - 0x1ff */
  2742. u32 l2pir0; /* 0x200 L2 cache partitioning ID register 0 */
  2743. u8 res_204[4];
  2744. u32 l2par0; /* 0x208 L2 cache partitioning allocation register 0 */
  2745. u32 l2pwr0; /* 0x20c L2 cache partitioning way register 0 */
  2746. u32 l2pir1; /* 0x210 L2 cache partitioning ID register 1 */
  2747. u8 res_214[4];
  2748. u32 l2par1; /* 0x218 L2 cache partitioning allocation register 1 */
  2749. u32 l2pwr1; /* 0x21c L2 cache partitioning way register 1 */
  2750. u32 u2pir2; /* 0x220 L2 cache partitioning ID register 2 */
  2751. u8 res_224[4];
  2752. u32 l2par2; /* 0x228 L2 cache partitioning allocation register 2 */
  2753. u32 l2pwr2; /* 0x22c L2 cache partitioning way register 2 */
  2754. u32 l2pir3; /* 0x230 L2 cache partitioning ID register 3 */
  2755. u8 res_234[4];
  2756. u32 l2par3; /* 0x238 L2 cache partitining allocation register 3 */
  2757. u32 l2pwr3; /* 0x23c L2 cache partitining way register 3 */
  2758. u32 l2pir4; /* 0x240 L2 cache partitioning ID register 3 */
  2759. u8 res244[4];
  2760. u32 l2par4; /* 0x248 L2 cache partitioning allocation register 3 */
  2761. u32 l2pwr4; /* 0x24c L2 cache partitioning way register 3 */
  2762. u32 l2pir5; /* 0x250 L2 cache partitioning ID register 3 */
  2763. u8 res_254[4];
  2764. u32 l2par5; /* 0x258 L2 cache partitioning allocation register 3 */
  2765. u32 l2pwr5; /* 0x25c L2 cache partitioning way register 3 */
  2766. u32 l2pir6; /* 0x260 L2 cache partitioning ID register 3 */
  2767. u8 res_264[4];
  2768. u32 l2par6; /* 0x268 L2 cache partitioning allocation register 3 */
  2769. u32 l2pwr6; /* 0x26c L2 cache partitioning way register 3 */
  2770. u32 l2pir7; /* 0x270 L2 cache partitioning ID register 3 */
  2771. u8 res274[4];
  2772. u32 l2par7; /* 0x278 L2 cache partitioning allocation register 3 */
  2773. u32 l2pwr7; /* 0x27c L2 cache partitioning way register 3 */
  2774. u8 res_280[0xb80]; /* 0x280 - 0xdff */
  2775. u32 l2errinjhi; /* 0xe00 L2 cache error injection mask high */
  2776. u32 l2errinjlo; /* 0xe04 L2 cache error injection mask low */
  2777. u32 l2errinjctl;/* 0xe08 L2 cache error injection control */
  2778. u8 res_e0c[20]; /* 0xe0c - 0x01f */
  2779. u32 l2captdatahi; /* 0xe20 L2 cache error capture data high */
  2780. u32 l2captdatalo; /* 0xe24 L2 cache error capture data low */
  2781. u32 l2captecc; /* 0xe28 L2 cache error capture ECC syndrome */
  2782. u8 res_e2c[20]; /* 0xe2c - 0xe3f */
  2783. u32 l2errdet; /* 0xe40 L2 cache error detect */
  2784. u32 l2errdis; /* 0xe44 L2 cache error disable */
  2785. u32 l2errinten; /* 0xe48 L2 cache error interrupt enable */
  2786. u32 l2errattr; /* 0xe4c L2 cache error attribute */
  2787. u32 l2erreaddr; /* 0xe50 L2 cache error extended address */
  2788. u32 l2erraddr; /* 0xe54 L2 cache error address */
  2789. u32 l2errctl; /* 0xe58 L2 cache error control */
  2790. };
  2791. #define CONFIG_SYS_FSL_CLUSTER_1_L2 \
  2792. (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CLUSTER_1_L2_OFFSET)
  2793. #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
  2794. #endif /*__IMMAP_85xx__*/