release.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. /*
  2. * Copyright 2008-2012 Freescale Semiconductor, Inc.
  3. * Kumar Gala <kumar.gala@freescale.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <asm-offsets.h>
  24. #include <config.h>
  25. #include <mpc85xx.h>
  26. #include <version.h>
  27. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  28. #include <ppc_asm.tmpl>
  29. #include <ppc_defs.h>
  30. #include <asm/cache.h>
  31. #include <asm/mmu.h>
  32. /* To boot secondary cpus, we need a place for them to start up.
  33. * Normally, they start at 0xfffffffc, but that's usually the
  34. * firmware, and we don't want to have to run the firmware again.
  35. * Instead, the primary cpu will set the BPTR to point here to
  36. * this page. We then set up the core, and head to
  37. * start_secondary. Note that this means that the code below
  38. * must never exceed 1023 instructions (the branch at the end
  39. * would then be the 1024th).
  40. */
  41. .globl __secondary_start_page
  42. .align 12
  43. __secondary_start_page:
  44. /* First do some preliminary setup */
  45. lis r3, HID0_EMCP@h /* enable machine check */
  46. #ifndef CONFIG_E500MC
  47. ori r3,r3,HID0_TBEN@l /* enable Timebase */
  48. #endif
  49. #ifdef CONFIG_PHYS_64BIT
  50. ori r3,r3,HID0_ENMAS7@l /* enable MAS7 updates */
  51. #endif
  52. mtspr SPRN_HID0,r3
  53. #ifndef CONFIG_E500MC
  54. li r3,(HID1_ASTME|HID1_ABE)@l /* Addr streaming & broadcast */
  55. mfspr r0,PVR
  56. andi. r0,r0,0xff
  57. cmpwi r0,0x50@l /* if we are rev 5.0 or greater set MBDD */
  58. blt 1f
  59. /* Set MBDD bit also */
  60. ori r3, r3, HID1_MBDD@l
  61. 1:
  62. mtspr SPRN_HID1,r3
  63. #endif
  64. #ifdef CONFIG_SYS_FSL_ERRATUM_CPU_A003999
  65. mfspr r3,977
  66. oris r3,r3,0x0100
  67. mtspr 977,r3
  68. #endif
  69. #ifdef CONFIG_SYS_FSL_ERRATUM_A004510
  70. mfspr r3,SPRN_SVR
  71. rlwinm r3,r3,0,0xff
  72. li r4,CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV
  73. cmpw r3,r4
  74. beq 1f
  75. #ifdef CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV2
  76. li r4,CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV2
  77. cmpw r3,r4
  78. beq 1f
  79. #endif
  80. /* Not a supported revision affected by erratum */
  81. b 2f
  82. 1: /* Erratum says set bits 55:60 to 001001 */
  83. msync
  84. isync
  85. mfspr r3,976
  86. li r4,0x48
  87. rlwimi r3,r4,0,0x1f8
  88. mtspr 976,r3
  89. isync
  90. 2:
  91. #endif
  92. /* Enable branch prediction */
  93. lis r3,BUCSR_ENABLE@h
  94. ori r3,r3,BUCSR_ENABLE@l
  95. mtspr SPRN_BUCSR,r3
  96. /* Ensure TB is 0 */
  97. li r3,0
  98. mttbl r3
  99. mttbu r3
  100. /* Enable/invalidate the I-Cache */
  101. lis r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@h
  102. ori r2,r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@l
  103. mtspr SPRN_L1CSR1,r2
  104. 1:
  105. mfspr r3,SPRN_L1CSR1
  106. and. r1,r3,r2
  107. bne 1b
  108. lis r3,(L1CSR1_CPE|L1CSR1_ICE)@h
  109. ori r3,r3,(L1CSR1_CPE|L1CSR1_ICE)@l
  110. mtspr SPRN_L1CSR1,r3
  111. isync
  112. 2:
  113. mfspr r3,SPRN_L1CSR1
  114. andi. r1,r3,L1CSR1_ICE@l
  115. beq 2b
  116. /* Enable/invalidate the D-Cache */
  117. lis r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@h
  118. ori r2,r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@l
  119. mtspr SPRN_L1CSR0,r2
  120. 1:
  121. mfspr r3,SPRN_L1CSR0
  122. and. r1,r3,r2
  123. bne 1b
  124. lis r3,(L1CSR0_CPE|L1CSR0_DCE)@h
  125. ori r3,r3,(L1CSR0_CPE|L1CSR0_DCE)@l
  126. mtspr SPRN_L1CSR0,r3
  127. isync
  128. 2:
  129. mfspr r3,SPRN_L1CSR0
  130. andi. r1,r3,L1CSR0_DCE@l
  131. beq 2b
  132. #define toreset(x) (x - __secondary_start_page + 0xfffff000)
  133. /* get our PIR to figure out our table entry */
  134. lis r3,toreset(__spin_table)@h
  135. ori r3,r3,toreset(__spin_table)@l
  136. /* r10 has the base address for the entry */
  137. mfspr r0,SPRN_PIR
  138. #if defined(CONFIG_E6500)
  139. /*
  140. * PIR definition for E6500
  141. * 0-17 Reserved (logic 0s)
  142. * 8-19 CHIP_ID, 2'b00 - SoC 1
  143. * all others - reserved
  144. * 20-24 CLUSTER_ID 5'b00000 - CCM 1
  145. * all others - reserved
  146. * 25-26 CORE_CLUSTER_ID 2'b00 - cluster 1
  147. * 2'b01 - cluster 2
  148. * 2'b10 - cluster 3
  149. * 2'b11 - cluster 4
  150. * 27-28 CORE_ID 2'b00 - core 0
  151. * 2'b01 - core 1
  152. * 2'b10 - core 2
  153. * 2'b11 - core 3
  154. * 29-31 THREAD_ID 3'b000 - thread 0
  155. * 3'b001 - thread 1
  156. */
  157. rlwinm r4,r0,29,25,31
  158. #elif defined(CONFIG_E500MC)
  159. rlwinm r4,r0,27,27,31
  160. #else
  161. mr r4,r0
  162. #endif
  163. slwi r8,r4,5
  164. add r10,r3,r8
  165. #ifdef CONFIG_E6500
  166. mfspr r0,SPRN_PIR
  167. /*
  168. * core 0 thread 0: pir reset value 0x00, new pir 0
  169. * core 0 thread 1: pir reset value 0x01, new pir 1
  170. * core 1 thread 0: pir reset value 0x08, new pir 2
  171. * core 1 thread 1: pir reset value 0x09, new pir 3
  172. * core 2 thread 0: pir reset value 0x10, new pir 4
  173. * core 2 thread 1: pir reset value 0x11, new pir 5
  174. * etc.
  175. *
  176. * Only thread 0 of each core will be running, updating PIR doesn't
  177. * need to deal with the thread bits.
  178. */
  179. rlwinm r4,r0,30,24,30
  180. #endif
  181. mtspr SPRN_PIR,r4 /* write to PIR register */
  182. #ifdef CONFIG_SYS_CACHE_STASHING
  183. /* set stash id to (coreID) * 2 + 32 + L1 CT (0) */
  184. slwi r8,r4,1
  185. addi r8,r8,32
  186. mtspr L1CSR2,r8
  187. #endif
  188. #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22) || \
  189. defined(CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011)
  190. /*
  191. * CPU22 applies to P4080 rev 1.0, 2.0, fixed in 3.0
  192. * NMG_CPU_A011 applies to P4080 rev 1.0, 2.0, fixed in 3.0
  193. * also appleis to P3041 rev 1.0, 1.1, P2041 rev 1.0, 1.1
  194. */
  195. mfspr r3,SPRN_SVR
  196. rlwinm r6,r3,24,~0x800 /* clear E bit */
  197. lis r5,SVR_P4080@h
  198. ori r5,r5,SVR_P4080@l
  199. cmpw r6,r5
  200. bne 1f
  201. rlwinm r3,r3,0,0xf0
  202. li r5,0x30
  203. cmpw r3,r5
  204. bge 2f
  205. 1:
  206. #ifdef CONFIG_SYS_FSL_ERRATUM_NMG_CPU_A011
  207. lis r3,toreset(enable_cpu_a011_workaround)@ha
  208. lwz r3,toreset(enable_cpu_a011_workaround)@l(r3)
  209. cmpwi r3,0
  210. beq 2f
  211. #endif
  212. mfspr r3,L1CSR2
  213. oris r3,r3,(L1CSR2_DCWS)@h
  214. mtspr L1CSR2,r3
  215. 2:
  216. #endif
  217. #ifdef CONFIG_BACKSIDE_L2_CACHE
  218. /* skip L2 setup on P2040/P2040E as they have no L2 */
  219. mfspr r3,SPRN_SVR
  220. rlwinm r6,r3,24,~0x800 /* clear E bit of SVR */
  221. lis r3,SVR_P2040@h
  222. ori r3,r3,SVR_P2040@l
  223. cmpw r6,r3
  224. beq 3f
  225. /* Enable/invalidate the L2 cache */
  226. msync
  227. lis r2,(L2CSR0_L2FI|L2CSR0_L2LFC)@h
  228. ori r2,r2,(L2CSR0_L2FI|L2CSR0_L2LFC)@l
  229. mtspr SPRN_L2CSR0,r2
  230. 1:
  231. mfspr r3,SPRN_L2CSR0
  232. and. r1,r3,r2
  233. bne 1b
  234. #ifdef CONFIG_SYS_CACHE_STASHING
  235. /* set stash id to (coreID) * 2 + 32 + L2 (1) */
  236. addi r3,r8,1
  237. mtspr SPRN_L2CSR1,r3
  238. #endif
  239. lis r3,CONFIG_SYS_INIT_L2CSR0@h
  240. ori r3,r3,CONFIG_SYS_INIT_L2CSR0@l
  241. mtspr SPRN_L2CSR0,r3
  242. isync
  243. 2:
  244. mfspr r3,SPRN_L2CSR0
  245. andis. r1,r3,L2CSR0_L2E@h
  246. beq 2b
  247. #endif
  248. 3:
  249. #define EPAPR_MAGIC (0x45504150)
  250. #define ENTRY_ADDR_UPPER 0
  251. #define ENTRY_ADDR_LOWER 4
  252. #define ENTRY_R3_UPPER 8
  253. #define ENTRY_R3_LOWER 12
  254. #define ENTRY_RESV 16
  255. #define ENTRY_PIR 20
  256. #define ENTRY_R6_UPPER 24
  257. #define ENTRY_R6_LOWER 28
  258. #define ENTRY_SIZE 32
  259. /* setup the entry */
  260. li r3,0
  261. li r8,1
  262. stw r4,ENTRY_PIR(r10)
  263. stw r3,ENTRY_ADDR_UPPER(r10)
  264. stw r8,ENTRY_ADDR_LOWER(r10)
  265. stw r3,ENTRY_R3_UPPER(r10)
  266. stw r4,ENTRY_R3_LOWER(r10)
  267. stw r3,ENTRY_R6_UPPER(r10)
  268. stw r3,ENTRY_R6_LOWER(r10)
  269. /* load r13 with the address of the 'bootpg' in SDRAM */
  270. lis r13,toreset(__bootpg_addr)@h
  271. ori r13,r13,toreset(__bootpg_addr)@l
  272. lwz r13,0(r13)
  273. /* setup mapping for AS = 1, and jump there */
  274. lis r11,(MAS0_TLBSEL(1)|MAS0_ESEL(1))@h
  275. mtspr SPRN_MAS0,r11
  276. lis r11,(MAS1_VALID|MAS1_IPROT)@h
  277. ori r11,r11,(MAS1_TS|MAS1_TSIZE(BOOKE_PAGESZ_4K))@l
  278. mtspr SPRN_MAS1,r11
  279. oris r11,r13,(MAS2_I|MAS2_G)@h
  280. ori r11,r13,(MAS2_I|MAS2_G)@l
  281. mtspr SPRN_MAS2,r11
  282. oris r11,r13,(MAS3_SX|MAS3_SW|MAS3_SR)@h
  283. ori r11,r13,(MAS3_SX|MAS3_SW|MAS3_SR)@l
  284. mtspr SPRN_MAS3,r11
  285. tlbwe
  286. bl 1f
  287. 1: mflr r11
  288. /*
  289. * OR in 0xfff to create a mask of the bootpg SDRAM address. We use
  290. * this mask to fixup the cpu spin table and the address that we want
  291. * to jump to, eg change them from 0xfffffxxx to 0x7ffffxxx if the
  292. * bootpg is at 0x7ffff000 in SDRAM.
  293. */
  294. ori r13,r13,0xfff
  295. and r11, r11, r13
  296. and r10, r10, r13
  297. addi r11,r11,(2f-1b)
  298. mfmsr r13
  299. ori r12,r13,MSR_IS|MSR_DS@l
  300. mtspr SPRN_SRR0,r11
  301. mtspr SPRN_SRR1,r12
  302. rfi
  303. /* spin waiting for addr */
  304. 2:
  305. lwz r4,ENTRY_ADDR_LOWER(r10)
  306. andi. r11,r4,1
  307. bne 2b
  308. isync
  309. /* setup IVORs to match fixed offsets */
  310. #include "fixed_ivor.S"
  311. /* get the upper bits of the addr */
  312. lwz r11,ENTRY_ADDR_UPPER(r10)
  313. /* setup branch addr */
  314. mtspr SPRN_SRR0,r4
  315. /* mark the entry as released */
  316. li r8,3
  317. stw r8,ENTRY_ADDR_LOWER(r10)
  318. /* mask by ~64M to setup our tlb we will jump to */
  319. rlwinm r12,r4,0,0,5
  320. /* setup r3, r4, r5, r6, r7, r8, r9 */
  321. lwz r3,ENTRY_R3_LOWER(r10)
  322. li r4,0
  323. li r5,0
  324. lwz r6,ENTRY_R6_LOWER(r10)
  325. lis r7,(64*1024*1024)@h
  326. li r8,0
  327. li r9,0
  328. /* load up the pir */
  329. lwz r0,ENTRY_PIR(r10)
  330. mtspr SPRN_PIR,r0
  331. mfspr r0,SPRN_PIR
  332. stw r0,ENTRY_PIR(r10)
  333. mtspr IVPR,r12
  334. /*
  335. * Coming here, we know the cpu has one TLB mapping in TLB1[0]
  336. * which maps 0xfffff000-0xffffffff one-to-one. We set up a
  337. * second mapping that maps addr 1:1 for 64M, and then we jump to
  338. * addr
  339. */
  340. lis r10,(MAS0_TLBSEL(1)|MAS0_ESEL(0))@h
  341. mtspr SPRN_MAS0,r10
  342. lis r10,(MAS1_VALID|MAS1_IPROT)@h
  343. ori r10,r10,(MAS1_TSIZE(BOOKE_PAGESZ_64M))@l
  344. mtspr SPRN_MAS1,r10
  345. /* WIMGE = 0b00000 for now */
  346. mtspr SPRN_MAS2,r12
  347. ori r12,r12,(MAS3_SX|MAS3_SW|MAS3_SR)
  348. mtspr SPRN_MAS3,r12
  349. #ifdef CONFIG_ENABLE_36BIT_PHYS
  350. mtspr SPRN_MAS7,r11
  351. #endif
  352. tlbwe
  353. /* Now we have another mapping for this page, so we jump to that
  354. * mapping
  355. */
  356. mtspr SPRN_SRR1,r13
  357. rfi
  358. /*
  359. * Allocate some space for the SDRAM address of the bootpg.
  360. * This variable has to be in the boot page so that it can
  361. * be accessed by secondary cores when they come out of reset.
  362. */
  363. .globl __bootpg_addr
  364. __bootpg_addr:
  365. .long 0
  366. .align L1_CACHE_SHIFT
  367. .globl __spin_table
  368. __spin_table:
  369. .space CONFIG_MAX_CPUS*ENTRY_SIZE
  370. /*
  371. * This variable is set by cpu_init_r() after parsing hwconfig
  372. * to enable workaround for erratum NMG_CPU_A011.
  373. */
  374. .align L1_CACHE_SHIFT
  375. .global enable_cpu_a011_workaround
  376. enable_cpu_a011_workaround:
  377. .long 1
  378. /* Fill in the empty space. The actual reset vector is
  379. * the last word of the page */
  380. __secondary_start_code_end:
  381. .space 4092 - (__secondary_start_code_end - __secondary_start_page)
  382. __secondary_reset_vector:
  383. b __secondary_start_page