fdt.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790
  1. /*
  2. * Copyright 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <libfdt.h>
  27. #include <fdt_support.h>
  28. #include <asm/processor.h>
  29. #include <linux/ctype.h>
  30. #include <asm/io.h>
  31. #include <asm/fsl_portals.h>
  32. #ifdef CONFIG_FSL_ESDHC
  33. #include <fsl_esdhc.h>
  34. #endif
  35. #include "../../../../drivers/qe/qe.h" /* For struct qe_firmware */
  36. DECLARE_GLOBAL_DATA_PTR;
  37. extern void ft_qe_setup(void *blob);
  38. extern void ft_fixup_num_cores(void *blob);
  39. extern void ft_srio_setup(void *blob);
  40. #ifdef CONFIG_MP
  41. #include "mp.h"
  42. void ft_fixup_cpu(void *blob, u64 memory_limit)
  43. {
  44. int off;
  45. ulong spin_tbl_addr = get_spin_phys_addr();
  46. u32 bootpg = determine_mp_bootpg();
  47. u32 id = get_my_id();
  48. const char *enable_method;
  49. off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
  50. while (off != -FDT_ERR_NOTFOUND) {
  51. u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
  52. if (reg) {
  53. u32 phys_cpu_id = thread_to_core(*reg);
  54. u64 val = phys_cpu_id * SIZE_BOOT_ENTRY + spin_tbl_addr;
  55. val = cpu_to_fdt64(val);
  56. if (*reg == id) {
  57. fdt_setprop_string(blob, off, "status",
  58. "okay");
  59. } else {
  60. fdt_setprop_string(blob, off, "status",
  61. "disabled");
  62. }
  63. if (hold_cores_in_reset(0)) {
  64. #ifdef CONFIG_FSL_CORENET
  65. /* Cores held in reset, use BRR to release */
  66. enable_method = "fsl,brr-holdoff";
  67. #else
  68. /* Cores held in reset, use EEBPCR to release */
  69. enable_method = "fsl,eebpcr-holdoff";
  70. #endif
  71. } else {
  72. /* Cores out of reset and in a spin-loop */
  73. enable_method = "spin-table";
  74. fdt_setprop(blob, off, "cpu-release-addr",
  75. &val, sizeof(val));
  76. }
  77. fdt_setprop_string(blob, off, "enable-method",
  78. enable_method);
  79. } else {
  80. printf ("cpu NULL\n");
  81. }
  82. off = fdt_node_offset_by_prop_value(blob, off,
  83. "device_type", "cpu", 4);
  84. }
  85. /* Reserve the boot page so OSes dont use it */
  86. if ((u64)bootpg < memory_limit) {
  87. off = fdt_add_mem_rsv(blob, bootpg, (u64)4096);
  88. if (off < 0)
  89. printf("%s: %s\n", __FUNCTION__, fdt_strerror(off));
  90. }
  91. }
  92. #endif
  93. #ifdef CONFIG_SYS_FSL_CPC
  94. static inline void ft_fixup_l3cache(void *blob, int off)
  95. {
  96. u32 line_size, num_ways, size, num_sets;
  97. cpc_corenet_t *cpc = (void *)CONFIG_SYS_FSL_CPC_ADDR;
  98. u32 cfg0 = in_be32(&cpc->cpccfg0);
  99. size = CPC_CFG0_SZ_K(cfg0) * 1024 * CONFIG_SYS_NUM_CPC;
  100. num_ways = CPC_CFG0_NUM_WAYS(cfg0);
  101. line_size = CPC_CFG0_LINE_SZ(cfg0);
  102. num_sets = size / (line_size * num_ways);
  103. fdt_setprop(blob, off, "cache-unified", NULL, 0);
  104. fdt_setprop_cell(blob, off, "cache-block-size", line_size);
  105. fdt_setprop_cell(blob, off, "cache-size", size);
  106. fdt_setprop_cell(blob, off, "cache-sets", num_sets);
  107. fdt_setprop_cell(blob, off, "cache-level", 3);
  108. #ifdef CONFIG_SYS_CACHE_STASHING
  109. fdt_setprop_cell(blob, off, "cache-stash-id", 1);
  110. #endif
  111. }
  112. #else
  113. #define ft_fixup_l3cache(x, y)
  114. #endif
  115. #if defined(CONFIG_L2_CACHE)
  116. /* return size in kilobytes */
  117. static inline u32 l2cache_size(void)
  118. {
  119. volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
  120. volatile u32 l2siz_field = (l2cache->l2ctl >> 28) & 0x3;
  121. u32 ver = SVR_SOC_VER(get_svr());
  122. switch (l2siz_field) {
  123. case 0x0:
  124. break;
  125. case 0x1:
  126. if (ver == SVR_8540 || ver == SVR_8560 ||
  127. ver == SVR_8541 || ver == SVR_8555)
  128. return 128;
  129. else
  130. return 256;
  131. break;
  132. case 0x2:
  133. if (ver == SVR_8540 || ver == SVR_8560 ||
  134. ver == SVR_8541 || ver == SVR_8555)
  135. return 256;
  136. else
  137. return 512;
  138. break;
  139. case 0x3:
  140. return 1024;
  141. break;
  142. }
  143. return 0;
  144. }
  145. static inline void ft_fixup_l2cache(void *blob)
  146. {
  147. int len, off;
  148. u32 *ph;
  149. struct cpu_type *cpu = identify_cpu(SVR_SOC_VER(get_svr()));
  150. const u32 line_size = 32;
  151. const u32 num_ways = 8;
  152. const u32 size = l2cache_size() * 1024;
  153. const u32 num_sets = size / (line_size * num_ways);
  154. off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
  155. if (off < 0) {
  156. debug("no cpu node fount\n");
  157. return;
  158. }
  159. ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
  160. if (ph == NULL) {
  161. debug("no next-level-cache property\n");
  162. return ;
  163. }
  164. off = fdt_node_offset_by_phandle(blob, *ph);
  165. if (off < 0) {
  166. printf("%s: %s\n", __func__, fdt_strerror(off));
  167. return ;
  168. }
  169. if (cpu) {
  170. char buf[40];
  171. if (isdigit(cpu->name[0])) {
  172. /* MPCxxxx, where xxxx == 4-digit number */
  173. len = sprintf(buf, "fsl,mpc%s-l2-cache-controller",
  174. cpu->name) + 1;
  175. } else {
  176. /* Pxxxx or Txxxx, where xxxx == 4-digit number */
  177. len = sprintf(buf, "fsl,%c%s-l2-cache-controller",
  178. tolower(cpu->name[0]), cpu->name + 1) + 1;
  179. }
  180. /*
  181. * append "cache" after the NULL character that the previous
  182. * sprintf wrote. This is how a device tree stores multiple
  183. * strings in a property.
  184. */
  185. len += sprintf(buf + len, "cache") + 1;
  186. fdt_setprop(blob, off, "compatible", buf, len);
  187. }
  188. fdt_setprop(blob, off, "cache-unified", NULL, 0);
  189. fdt_setprop_cell(blob, off, "cache-block-size", line_size);
  190. fdt_setprop_cell(blob, off, "cache-size", size);
  191. fdt_setprop_cell(blob, off, "cache-sets", num_sets);
  192. fdt_setprop_cell(blob, off, "cache-level", 2);
  193. /* we dont bother w/L3 since no platform of this type has one */
  194. }
  195. #elif defined(CONFIG_BACKSIDE_L2_CACHE) || \
  196. defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2)
  197. static inline void ft_fixup_l2cache(void *blob)
  198. {
  199. int off, l2_off, l3_off = -1;
  200. u32 *ph;
  201. #ifdef CONFIG_BACKSIDE_L2_CACHE
  202. u32 l2cfg0 = mfspr(SPRN_L2CFG0);
  203. #else
  204. struct ccsr_cluster_l2 *l2cache =
  205. (struct ccsr_cluster_l2 __iomem *)(CONFIG_SYS_FSL_CLUSTER_1_L2);
  206. u32 l2cfg0 = in_be32(&l2cache->l2cfg0);
  207. #endif
  208. u32 size, line_size, num_ways, num_sets;
  209. int has_l2 = 1;
  210. /* P2040/P2040E has no L2, so dont set any L2 props */
  211. if (SVR_SOC_VER(get_svr()) == SVR_P2040)
  212. has_l2 = 0;
  213. size = (l2cfg0 & 0x3fff) * 64 * 1024;
  214. num_ways = ((l2cfg0 >> 14) & 0x1f) + 1;
  215. line_size = (((l2cfg0 >> 23) & 0x3) + 1) * 32;
  216. num_sets = size / (line_size * num_ways);
  217. off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
  218. while (off != -FDT_ERR_NOTFOUND) {
  219. ph = (u32 *)fdt_getprop(blob, off, "next-level-cache", 0);
  220. if (ph == NULL) {
  221. debug("no next-level-cache property\n");
  222. goto next;
  223. }
  224. l2_off = fdt_node_offset_by_phandle(blob, *ph);
  225. if (l2_off < 0) {
  226. printf("%s: %s\n", __func__, fdt_strerror(off));
  227. goto next;
  228. }
  229. if (has_l2) {
  230. #ifdef CONFIG_SYS_CACHE_STASHING
  231. u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
  232. #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
  233. /* Only initialize every eighth thread */
  234. if (reg && !((*reg) % 8))
  235. #else
  236. if (reg)
  237. #endif
  238. fdt_setprop_cell(blob, l2_off, "cache-stash-id",
  239. (*reg * 2) + 32 + 1);
  240. #endif
  241. fdt_setprop(blob, l2_off, "cache-unified", NULL, 0);
  242. fdt_setprop_cell(blob, l2_off, "cache-block-size",
  243. line_size);
  244. fdt_setprop_cell(blob, l2_off, "cache-size", size);
  245. fdt_setprop_cell(blob, l2_off, "cache-sets", num_sets);
  246. fdt_setprop_cell(blob, l2_off, "cache-level", 2);
  247. fdt_setprop(blob, l2_off, "compatible", "cache", 6);
  248. }
  249. if (l3_off < 0) {
  250. ph = (u32 *)fdt_getprop(blob, l2_off, "next-level-cache", 0);
  251. if (ph == NULL) {
  252. debug("no next-level-cache property\n");
  253. goto next;
  254. }
  255. l3_off = *ph;
  256. }
  257. next:
  258. off = fdt_node_offset_by_prop_value(blob, off,
  259. "device_type", "cpu", 4);
  260. }
  261. if (l3_off > 0) {
  262. l3_off = fdt_node_offset_by_phandle(blob, l3_off);
  263. if (l3_off < 0) {
  264. printf("%s: %s\n", __func__, fdt_strerror(off));
  265. return ;
  266. }
  267. ft_fixup_l3cache(blob, l3_off);
  268. }
  269. }
  270. #else
  271. #define ft_fixup_l2cache(x)
  272. #endif
  273. static inline void ft_fixup_cache(void *blob)
  274. {
  275. int off;
  276. off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
  277. while (off != -FDT_ERR_NOTFOUND) {
  278. u32 l1cfg0 = mfspr(SPRN_L1CFG0);
  279. u32 l1cfg1 = mfspr(SPRN_L1CFG1);
  280. u32 isize, iline_size, inum_sets, inum_ways;
  281. u32 dsize, dline_size, dnum_sets, dnum_ways;
  282. /* d-side config */
  283. dsize = (l1cfg0 & 0x7ff) * 1024;
  284. dnum_ways = ((l1cfg0 >> 11) & 0xff) + 1;
  285. dline_size = (((l1cfg0 >> 23) & 0x3) + 1) * 32;
  286. dnum_sets = dsize / (dline_size * dnum_ways);
  287. fdt_setprop_cell(blob, off, "d-cache-block-size", dline_size);
  288. fdt_setprop_cell(blob, off, "d-cache-size", dsize);
  289. fdt_setprop_cell(blob, off, "d-cache-sets", dnum_sets);
  290. #ifdef CONFIG_SYS_CACHE_STASHING
  291. {
  292. u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
  293. if (reg)
  294. fdt_setprop_cell(blob, off, "cache-stash-id",
  295. (*reg * 2) + 32 + 0);
  296. }
  297. #endif
  298. /* i-side config */
  299. isize = (l1cfg1 & 0x7ff) * 1024;
  300. inum_ways = ((l1cfg1 >> 11) & 0xff) + 1;
  301. iline_size = (((l1cfg1 >> 23) & 0x3) + 1) * 32;
  302. inum_sets = isize / (iline_size * inum_ways);
  303. fdt_setprop_cell(blob, off, "i-cache-block-size", iline_size);
  304. fdt_setprop_cell(blob, off, "i-cache-size", isize);
  305. fdt_setprop_cell(blob, off, "i-cache-sets", inum_sets);
  306. off = fdt_node_offset_by_prop_value(blob, off,
  307. "device_type", "cpu", 4);
  308. }
  309. ft_fixup_l2cache(blob);
  310. }
  311. void fdt_add_enet_stashing(void *fdt)
  312. {
  313. do_fixup_by_compat(fdt, "gianfar", "bd-stash", NULL, 0, 1);
  314. do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-len", 96, 1);
  315. do_fixup_by_compat_u32(fdt, "gianfar", "rx-stash-idx", 0, 1);
  316. do_fixup_by_compat(fdt, "fsl,etsec2", "bd-stash", NULL, 0, 1);
  317. do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-len", 96, 1);
  318. do_fixup_by_compat_u32(fdt, "fsl,etsec2", "rx-stash-idx", 0, 1);
  319. }
  320. #if defined(CONFIG_SYS_DPAA_FMAN) || defined(CONFIG_SYS_DPAA_PME)
  321. #ifdef CONFIG_SYS_DPAA_FMAN
  322. static void ft_fixup_clks(void *blob, const char *compat, u32 offset,
  323. unsigned long freq)
  324. {
  325. phys_addr_t phys = offset + CONFIG_SYS_CCSRBAR_PHYS;
  326. int off = fdt_node_offset_by_compat_reg(blob, compat, phys);
  327. if (off >= 0) {
  328. off = fdt_setprop_cell(blob, off, "clock-frequency", freq);
  329. if (off > 0)
  330. printf("WARNING enable to set clock-frequency "
  331. "for %s: %s\n", compat, fdt_strerror(off));
  332. }
  333. }
  334. #endif
  335. static void ft_fixup_dpaa_clks(void *blob)
  336. {
  337. sys_info_t sysinfo;
  338. get_sys_info(&sysinfo);
  339. #ifdef CONFIG_SYS_DPAA_FMAN
  340. ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM1_OFFSET,
  341. sysinfo.freqFMan[0]);
  342. #if (CONFIG_SYS_NUM_FMAN == 2)
  343. ft_fixup_clks(blob, "fsl,fman", CONFIG_SYS_FSL_FM2_OFFSET,
  344. sysinfo.freqFMan[1]);
  345. #endif
  346. #endif
  347. #ifdef CONFIG_SYS_DPAA_PME
  348. do_fixup_by_compat_u32(blob, "fsl,pme",
  349. "clock-frequency", sysinfo.freqPME, 1);
  350. #endif
  351. }
  352. #else
  353. #define ft_fixup_dpaa_clks(x)
  354. #endif
  355. #ifdef CONFIG_QE
  356. static void ft_fixup_qe_snum(void *blob)
  357. {
  358. unsigned int svr;
  359. svr = mfspr(SPRN_SVR);
  360. if (SVR_SOC_VER(svr) == SVR_8569) {
  361. if(IS_SVR_REV(svr, 1, 0))
  362. do_fixup_by_compat_u32(blob, "fsl,qe",
  363. "fsl,qe-num-snums", 46, 1);
  364. else
  365. do_fixup_by_compat_u32(blob, "fsl,qe",
  366. "fsl,qe-num-snums", 76, 1);
  367. }
  368. }
  369. #endif
  370. /**
  371. * fdt_fixup_fman_firmware -- insert the Fman firmware into the device tree
  372. *
  373. * The binding for an Fman firmware node is documented in
  374. * Documentation/powerpc/dts-bindings/fsl/dpaa/fman.txt. This node contains
  375. * the actual Fman firmware binary data. The operating system is expected to
  376. * be able to parse the binary data to determine any attributes it needs.
  377. */
  378. #ifdef CONFIG_SYS_DPAA_FMAN
  379. void fdt_fixup_fman_firmware(void *blob)
  380. {
  381. int rc, fmnode, fwnode = -1;
  382. uint32_t phandle;
  383. struct qe_firmware *fmanfw;
  384. const struct qe_header *hdr;
  385. unsigned int length;
  386. uint32_t crc;
  387. const char *p;
  388. /* The first Fman we find will contain the actual firmware. */
  389. fmnode = fdt_node_offset_by_compatible(blob, -1, "fsl,fman");
  390. if (fmnode < 0)
  391. /* Exit silently if there are no Fman devices */
  392. return;
  393. /* If we already have a firmware node, then also exit silently. */
  394. if (fdt_node_offset_by_compatible(blob, -1, "fsl,fman-firmware") > 0)
  395. return;
  396. /* If the environment variable is not set, then exit silently */
  397. p = getenv("fman_ucode");
  398. if (!p)
  399. return;
  400. fmanfw = (struct qe_firmware *) simple_strtoul(p, NULL, 0);
  401. if (!fmanfw)
  402. return;
  403. hdr = &fmanfw->header;
  404. length = be32_to_cpu(hdr->length);
  405. /* Verify the firmware. */
  406. if ((hdr->magic[0] != 'Q') || (hdr->magic[1] != 'E') ||
  407. (hdr->magic[2] != 'F')) {
  408. printf("Data at %p is not an Fman firmware\n", fmanfw);
  409. return;
  410. }
  411. if (length > CONFIG_SYS_QE_FMAN_FW_LENGTH) {
  412. printf("Fman firmware at %p is too large (size=%u)\n",
  413. fmanfw, length);
  414. return;
  415. }
  416. length -= sizeof(u32); /* Subtract the size of the CRC */
  417. crc = be32_to_cpu(*(u32 *)((void *)fmanfw + length));
  418. if (crc != crc32_no_comp(0, (void *)fmanfw, length)) {
  419. printf("Fman firmware at %p has invalid CRC\n", fmanfw);
  420. return;
  421. }
  422. /* Increase the size of the fdt to make room for the node. */
  423. rc = fdt_increase_size(blob, fmanfw->header.length);
  424. if (rc < 0) {
  425. printf("Unable to make room for Fman firmware: %s\n",
  426. fdt_strerror(rc));
  427. return;
  428. }
  429. /* Create the firmware node. */
  430. fwnode = fdt_add_subnode(blob, fmnode, "fman-firmware");
  431. if (fwnode < 0) {
  432. char s[64];
  433. fdt_get_path(blob, fmnode, s, sizeof(s));
  434. printf("Could not add firmware node to %s: %s\n", s,
  435. fdt_strerror(fwnode));
  436. return;
  437. }
  438. rc = fdt_setprop_string(blob, fwnode, "compatible", "fsl,fman-firmware");
  439. if (rc < 0) {
  440. char s[64];
  441. fdt_get_path(blob, fwnode, s, sizeof(s));
  442. printf("Could not add compatible property to node %s: %s\n", s,
  443. fdt_strerror(rc));
  444. return;
  445. }
  446. phandle = fdt_create_phandle(blob, fwnode);
  447. if (!phandle) {
  448. char s[64];
  449. fdt_get_path(blob, fwnode, s, sizeof(s));
  450. printf("Could not add phandle property to node %s: %s\n", s,
  451. fdt_strerror(rc));
  452. return;
  453. }
  454. rc = fdt_setprop(blob, fwnode, "fsl,firmware", fmanfw, fmanfw->header.length);
  455. if (rc < 0) {
  456. char s[64];
  457. fdt_get_path(blob, fwnode, s, sizeof(s));
  458. printf("Could not add firmware property to node %s: %s\n", s,
  459. fdt_strerror(rc));
  460. return;
  461. }
  462. /* Find all other Fman nodes and point them to the firmware node. */
  463. while ((fmnode = fdt_node_offset_by_compatible(blob, fmnode, "fsl,fman")) > 0) {
  464. rc = fdt_setprop_cell(blob, fmnode, "fsl,firmware-phandle", phandle);
  465. if (rc < 0) {
  466. char s[64];
  467. fdt_get_path(blob, fmnode, s, sizeof(s));
  468. printf("Could not add pointer property to node %s: %s\n",
  469. s, fdt_strerror(rc));
  470. return;
  471. }
  472. }
  473. }
  474. #else
  475. #define fdt_fixup_fman_firmware(x)
  476. #endif
  477. #if defined(CONFIG_PPC_P4080)
  478. static void fdt_fixup_usb(void *fdt)
  479. {
  480. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  481. u32 rcwsr11 = in_be32(&gur->rcwsr[11]);
  482. int off;
  483. off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-mph");
  484. if ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) !=
  485. FSL_CORENET_RCWSR11_EC1_FM1_USB1)
  486. fdt_status_disabled(fdt, off);
  487. off = fdt_node_offset_by_compatible(fdt, -1, "fsl,mpc85xx-usb2-dr");
  488. if ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) !=
  489. FSL_CORENET_RCWSR11_EC2_USB2)
  490. fdt_status_disabled(fdt, off);
  491. }
  492. #else
  493. #define fdt_fixup_usb(x)
  494. #endif
  495. void ft_cpu_setup(void *blob, bd_t *bd)
  496. {
  497. int off;
  498. int val;
  499. sys_info_t sysinfo;
  500. /* delete crypto node if not on an E-processor */
  501. if (!IS_E_PROCESSOR(get_svr()))
  502. fdt_fixup_crypto_node(blob, 0);
  503. fdt_fixup_ethernet(blob);
  504. fdt_add_enet_stashing(blob);
  505. do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
  506. "timebase-frequency", get_tbclk(), 1);
  507. do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
  508. "bus-frequency", bd->bi_busfreq, 1);
  509. get_sys_info(&sysinfo);
  510. off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
  511. while (off != -FDT_ERR_NOTFOUND) {
  512. u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0);
  513. val = cpu_to_fdt32(sysinfo.freqProcessor[*reg]);
  514. fdt_setprop(blob, off, "clock-frequency", &val, 4);
  515. off = fdt_node_offset_by_prop_value(blob, off, "device_type",
  516. "cpu", 4);
  517. }
  518. do_fixup_by_prop_u32(blob, "device_type", "soc", 4,
  519. "bus-frequency", bd->bi_busfreq, 1);
  520. do_fixup_by_compat_u32(blob, "fsl,pq3-localbus",
  521. "bus-frequency", gd->lbc_clk, 1);
  522. do_fixup_by_compat_u32(blob, "fsl,elbc",
  523. "bus-frequency", gd->lbc_clk, 1);
  524. #ifdef CONFIG_QE
  525. ft_qe_setup(blob);
  526. ft_fixup_qe_snum(blob);
  527. #endif
  528. fdt_fixup_fman_firmware(blob);
  529. #ifdef CONFIG_SYS_NS16550
  530. do_fixup_by_compat_u32(blob, "ns16550",
  531. "clock-frequency", CONFIG_SYS_NS16550_CLK, 1);
  532. #endif
  533. #ifdef CONFIG_CPM2
  534. do_fixup_by_compat_u32(blob, "fsl,cpm2-scc-uart",
  535. "current-speed", bd->bi_baudrate, 1);
  536. do_fixup_by_compat_u32(blob, "fsl,cpm2-brg",
  537. "clock-frequency", bd->bi_brgfreq, 1);
  538. #endif
  539. #ifdef CONFIG_FSL_CORENET
  540. do_fixup_by_compat_u32(blob, "fsl,qoriq-clockgen-1.0",
  541. "clock-frequency", CONFIG_SYS_CLK_FREQ, 1);
  542. #endif
  543. fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
  544. #ifdef CONFIG_MP
  545. ft_fixup_cpu(blob, (u64)bd->bi_memstart + (u64)bd->bi_memsize);
  546. ft_fixup_num_cores(blob);
  547. #endif
  548. ft_fixup_cache(blob);
  549. #if defined(CONFIG_FSL_ESDHC)
  550. fdt_fixup_esdhc(blob, bd);
  551. #endif
  552. ft_fixup_dpaa_clks(blob);
  553. #if defined(CONFIG_SYS_BMAN_MEM_PHYS)
  554. fdt_portal(blob, "fsl,bman-portal", "bman-portals",
  555. (u64)CONFIG_SYS_BMAN_MEM_PHYS,
  556. CONFIG_SYS_BMAN_MEM_SIZE);
  557. fdt_fixup_bportals(blob);
  558. #endif
  559. #if defined(CONFIG_SYS_QMAN_MEM_PHYS)
  560. fdt_portal(blob, "fsl,qman-portal", "qman-portals",
  561. (u64)CONFIG_SYS_QMAN_MEM_PHYS,
  562. CONFIG_SYS_QMAN_MEM_SIZE);
  563. fdt_fixup_qportals(blob);
  564. #endif
  565. #ifdef CONFIG_SYS_SRIO
  566. ft_srio_setup(blob);
  567. #endif
  568. /*
  569. * system-clock = CCB clock/2
  570. * Here gd->bus_clk = CCB clock
  571. * We are using the system clock as 1588 Timer reference
  572. * clock source select
  573. */
  574. do_fixup_by_compat_u32(blob, "fsl,gianfar-ptp-timer",
  575. "timer-frequency", gd->bus_clk/2, 1);
  576. /*
  577. * clock-freq should change to clock-frequency and
  578. * flexcan-v1.0 should change to p1010-flexcan respectively
  579. * in the future.
  580. */
  581. do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
  582. "clock_freq", gd->bus_clk/2, 1);
  583. do_fixup_by_compat_u32(blob, "fsl,flexcan-v1.0",
  584. "clock-frequency", gd->bus_clk/2, 1);
  585. do_fixup_by_compat_u32(blob, "fsl,p1010-flexcan",
  586. "clock-frequency", gd->bus_clk/2, 1);
  587. fdt_fixup_usb(blob);
  588. }
  589. /*
  590. * For some CCSR devices, we only have the virtual address, not the physical
  591. * address. This is because we map CCSR as a whole, so we typically don't need
  592. * a macro for the physical address of any device within CCSR. In this case,
  593. * we calculate the physical address of that device using it's the difference
  594. * between the virtual address of the device and the virtual address of the
  595. * beginning of CCSR.
  596. */
  597. #define CCSR_VIRT_TO_PHYS(x) \
  598. (CONFIG_SYS_CCSRBAR_PHYS + ((x) - CONFIG_SYS_CCSRBAR))
  599. static void msg(const char *name, uint64_t uaddr, uint64_t daddr)
  600. {
  601. printf("Warning: U-Boot configured %s at address %llx,\n"
  602. "but the device tree has it at %llx\n", name, uaddr, daddr);
  603. }
  604. /*
  605. * Verify the device tree
  606. *
  607. * This function compares several CONFIG_xxx macros that contain physical
  608. * addresses with the corresponding nodes in the device tree, to see if
  609. * the physical addresses are all correct. For example, if
  610. * CONFIG_SYS_NS16550_COM1 is defined, then it contains the virtual address
  611. * of the first UART. We convert this to a physical address and compare
  612. * that with the physical address of the first ns16550-compatible node
  613. * in the device tree. If they don't match, then we display a warning.
  614. *
  615. * Returns 1 on success, 0 on failure
  616. */
  617. int ft_verify_fdt(void *fdt)
  618. {
  619. uint64_t addr = 0;
  620. int aliases;
  621. int off;
  622. /* First check the CCSR base address */
  623. off = fdt_node_offset_by_prop_value(fdt, -1, "device_type", "soc", 4);
  624. if (off > 0)
  625. addr = fdt_get_base_address(fdt, off);
  626. if (!addr) {
  627. printf("Warning: could not determine base CCSR address in "
  628. "device tree\n");
  629. /* No point in checking anything else */
  630. return 0;
  631. }
  632. if (addr != CONFIG_SYS_CCSRBAR_PHYS) {
  633. msg("CCSR", CONFIG_SYS_CCSRBAR_PHYS, addr);
  634. /* No point in checking anything else */
  635. return 0;
  636. }
  637. /*
  638. * Check some nodes via aliases. We assume that U-Boot and the device
  639. * tree enumerate the devices equally. E.g. the first serial port in
  640. * U-Boot is the same as "serial0" in the device tree.
  641. */
  642. aliases = fdt_path_offset(fdt, "/aliases");
  643. if (aliases > 0) {
  644. #ifdef CONFIG_SYS_NS16550_COM1
  645. if (!fdt_verify_alias_address(fdt, aliases, "serial0",
  646. CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM1)))
  647. return 0;
  648. #endif
  649. #ifdef CONFIG_SYS_NS16550_COM2
  650. if (!fdt_verify_alias_address(fdt, aliases, "serial1",
  651. CCSR_VIRT_TO_PHYS(CONFIG_SYS_NS16550_COM2)))
  652. return 0;
  653. #endif
  654. }
  655. /*
  656. * The localbus node is typically a root node, even though the lbc
  657. * controller is part of CCSR. If we were to put the lbc node under
  658. * the SOC node, then the 'ranges' property in the lbc node would
  659. * translate through the 'ranges' property of the parent SOC node, and
  660. * we don't want that. Since it's a separate node, it's possible for
  661. * the 'reg' property to be wrong, so check it here. For now, we
  662. * only check for "fsl,elbc" nodes.
  663. */
  664. #ifdef CONFIG_SYS_LBC_ADDR
  665. off = fdt_node_offset_by_compatible(fdt, -1, "fsl,elbc");
  666. if (off > 0) {
  667. const u32 *reg = fdt_getprop(fdt, off, "reg", NULL);
  668. if (reg) {
  669. uint64_t uaddr = CCSR_VIRT_TO_PHYS(CONFIG_SYS_LBC_ADDR);
  670. addr = fdt_translate_address(fdt, off, reg);
  671. if (uaddr != addr) {
  672. msg("the localbus", uaddr, addr);
  673. return 0;
  674. }
  675. }
  676. }
  677. #endif
  678. return 1;
  679. }