cm_t35.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363
  1. /*
  2. * (C) Copyright 2011
  3. * CompuLab, Ltd.
  4. * Mike Rapoport <mike@compulab.co.il>
  5. * Igor Grinberg <grinberg@compulab.co.il>
  6. *
  7. * Based on omap3_beagle.h
  8. * (C) Copyright 2006-2008
  9. * Texas Instruments.
  10. * Richard Woodruff <r-woodruff2@ti.com>
  11. * Syed Mohammed Khasim <x0khasim@ti.com>
  12. *
  13. * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
  14. *
  15. * See file CREDITS for list of people who contributed to this
  16. * project.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License as
  20. * published by the Free Software Foundation; either version 2 of
  21. * the License, or (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc.
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /*
  35. * High Level Configuration Options
  36. */
  37. #define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */
  38. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  39. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  40. #define CONFIG_OMAP3430 1 /* which is in a 3430 */
  41. #define CONFIG_CM_T3X 1 /* working with CM-T35 and CM-T3730 */
  42. #define CONFIG_SYS_TEXT_BASE 0x80008000
  43. #define CONFIG_SDRC /* The chip has SDRC controller */
  44. #include <asm/arch/cpu.h> /* get chip and board defs */
  45. #include <asm/arch/omap3.h>
  46. /*
  47. * Display CPU and Board information
  48. */
  49. #define CONFIG_DISPLAY_CPUINFO 1
  50. #define CONFIG_DISPLAY_BOARDINFO 1
  51. /* Clock Defines */
  52. #define V_OSCK 26000000 /* Clock output from T2 */
  53. #define V_SCLK (V_OSCK >> 1)
  54. #undef CONFIG_USE_IRQ /* no support for IRQs */
  55. #define CONFIG_MISC_INIT_R
  56. #define CONFIG_OF_LIBFDT 1
  57. /*
  58. * The early kernel mapping on ARM currently only maps from the base of DRAM
  59. * to the end of the kernel image. The kernel is loaded at DRAM base + 0x8000.
  60. * The early kernel pagetable uses DRAM base + 0x4000 to DRAM base + 0x8000,
  61. * so that leaves DRAM base to DRAM base + 0x4000 available.
  62. */
  63. #define CONFIG_SYS_BOOTMAPSZ 0x4000
  64. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  65. #define CONFIG_SETUP_MEMORY_TAGS 1
  66. #define CONFIG_INITRD_TAG 1
  67. #define CONFIG_REVISION_TAG 1
  68. /*
  69. * Size of malloc() pool
  70. */
  71. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
  72. /* Sector */
  73. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  74. /* initial data */
  75. /*
  76. * Hardware drivers
  77. */
  78. /*
  79. * NS16550 Configuration
  80. */
  81. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  82. #define CONFIG_SYS_NS16550
  83. #define CONFIG_SYS_NS16550_SERIAL
  84. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  85. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  86. /*
  87. * select serial console configuration
  88. */
  89. #define CONFIG_CONS_INDEX 3
  90. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  91. #define CONFIG_SERIAL3 3 /* UART3 */
  92. /* allow to overwrite serial and ethaddr */
  93. #define CONFIG_ENV_OVERWRITE
  94. #define CONFIG_BAUDRATE 115200
  95. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  96. 115200}
  97. #define CONFIG_MMC 1
  98. #define CONFIG_OMAP3_MMC 1
  99. #define CONFIG_DOS_PARTITION 1
  100. /* DDR - I use Micron DDR */
  101. #define CONFIG_OMAP3_MICRON_DDR 1
  102. /* USB */
  103. #define CONFIG_MUSB_UDC 1
  104. #define CONFIG_USB_OMAP3 1
  105. #define CONFIG_TWL4030_USB 1
  106. /* USB device configuration */
  107. #define CONFIG_USB_DEVICE 1
  108. #define CONFIG_USB_TTY 1
  109. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  110. /* commands to include */
  111. #include <config_cmd_default.h>
  112. #define CONFIG_CMD_CACHE
  113. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  114. #define CONFIG_CMD_FAT /* FAT support */
  115. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  116. #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
  117. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  118. #define MTDIDS_DEFAULT "nand0=nand"
  119. #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
  120. "1920k(u-boot),128k(u-boot-env),"\
  121. "4m(kernel),-(fs)"
  122. #define CONFIG_CMD_I2C /* I2C serial bus support */
  123. #define CONFIG_CMD_MMC /* MMC support */
  124. #define CONFIG_CMD_NAND /* NAND support */
  125. #define CONFIG_CMD_DHCP
  126. #define CONFIG_CMD_PING
  127. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  128. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  129. #undef CONFIG_CMD_IMLS /* List all found images */
  130. #define CONFIG_SYS_NO_FLASH
  131. #define CONFIG_HARD_I2C 1
  132. #define CONFIG_SYS_I2C_SPEED 100000
  133. #define CONFIG_SYS_I2C_SLAVE 1
  134. #define CONFIG_SYS_I2C_BUS 0
  135. #define CONFIG_SYS_I2C_BUS_SELECT 1
  136. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  137. /*
  138. * TWL4030
  139. */
  140. #define CONFIG_TWL4030_POWER 1
  141. #define CONFIG_TWL4030_LED 1
  142. /*
  143. * Board NAND Info.
  144. */
  145. #define CONFIG_SYS_NAND_QUIET_TEST 1
  146. #define CONFIG_NAND_OMAP_GPMC
  147. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  148. /* to access nand */
  149. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  150. /* to access nand at */
  151. /* CS0 */
  152. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  153. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
  154. /* devices */
  155. #define CONFIG_JFFS2_NAND
  156. /* nand device jffs2 lives on */
  157. #define CONFIG_JFFS2_DEV "nand0"
  158. /* start of jffs2 partition */
  159. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  160. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
  161. /* partition */
  162. /* Environment information */
  163. #define CONFIG_BOOTDELAY 10
  164. #define CONFIG_EXTRA_ENV_SETTINGS \
  165. "loadaddr=0x82000000\0" \
  166. "usbtty=cdc_acm\0" \
  167. "console=ttyS2,115200n8\0" \
  168. "mpurate=500\0" \
  169. "vram=12M\0" \
  170. "dvimode=1024x768MR-16@60\0" \
  171. "defaultdisplay=dvi\0" \
  172. "mmcdev=0\0" \
  173. "mmcroot=/dev/mmcblk0p2 rw\0" \
  174. "mmcrootfstype=ext3 rootwait\0" \
  175. "nandroot=/dev/mtdblock4 rw\0" \
  176. "nandrootfstype=jffs2\0" \
  177. "mmcargs=setenv bootargs console=${console} " \
  178. "mpurate=${mpurate} " \
  179. "vram=${vram} " \
  180. "omapfb.mode=dvi:${dvimode} " \
  181. "omapfb.debug=y " \
  182. "omapdss.def_disp=${defaultdisplay} " \
  183. "root=${mmcroot} " \
  184. "rootfstype=${mmcrootfstype}\0" \
  185. "nandargs=setenv bootargs console=${console} " \
  186. "mpurate=${mpurate} " \
  187. "vram=${vram} " \
  188. "omapfb.mode=dvi:${dvimode} " \
  189. "omapfb.debug=y " \
  190. "omapdss.def_disp=${defaultdisplay} " \
  191. "root=${nandroot} " \
  192. "rootfstype=${nandrootfstype}\0" \
  193. "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
  194. "bootscript=echo Running bootscript from mmc ...; " \
  195. "source ${loadaddr}\0" \
  196. "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
  197. "mmcboot=echo Booting from mmc ...; " \
  198. "run mmcargs; " \
  199. "bootm ${loadaddr}\0" \
  200. "nandboot=echo Booting from nand ...; " \
  201. "run nandargs; " \
  202. "nand read ${loadaddr} 280000 400000; " \
  203. "bootm ${loadaddr}\0" \
  204. #define CONFIG_BOOTCOMMAND \
  205. "if mmc rescan ${mmcdev}; then " \
  206. "if run loadbootscript; then " \
  207. "run bootscript; " \
  208. "else " \
  209. "if run loaduimage; then " \
  210. "run mmcboot; " \
  211. "else run nandboot; " \
  212. "fi; " \
  213. "fi; " \
  214. "else run nandboot; fi"
  215. /*
  216. * Miscellaneous configurable options
  217. */
  218. #define CONFIG_AUTO_COMPLETE
  219. #define CONFIG_CMDLINE_EDITING
  220. #define CONFIG_TIMESTAMP
  221. #define CONFIG_SYS_AUTOLOAD "no"
  222. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  223. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  224. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  225. #define CONFIG_SYS_PROMPT "CM-T3x # "
  226. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  227. /* Print Buffer Size */
  228. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  229. sizeof(CONFIG_SYS_PROMPT) + 16)
  230. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  231. /* Boot Argument Buffer Size */
  232. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  233. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
  234. /* works on */
  235. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  236. 0x01F00000) /* 31MB */
  237. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
  238. /* load address */
  239. /*
  240. * OMAP3 has 12 GP timers, they can be driven by the system clock
  241. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  242. * This rate is divided by a local divisor.
  243. */
  244. #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
  245. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  246. #define CONFIG_SYS_HZ 1000
  247. /*-----------------------------------------------------------------------
  248. * Stack sizes
  249. *
  250. * The stack sizes are set up in start.S using the settings below
  251. */
  252. #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
  253. #ifdef CONFIG_USE_IRQ
  254. #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
  255. #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
  256. #endif
  257. /*-----------------------------------------------------------------------
  258. * Physical Memory Map
  259. */
  260. #define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */
  261. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  262. #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
  263. /* SDRAM Bank Allocation method */
  264. #define SDRC_R_B_C 1
  265. /*-----------------------------------------------------------------------
  266. * FLASH and environment organization
  267. */
  268. /* **** PISMO SUPPORT *** */
  269. /* Configure the PISMO */
  270. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  271. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  272. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  273. #if defined(CONFIG_CMD_NAND)
  274. #define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE
  275. #endif
  276. /* Monitor at start of flash */
  277. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  278. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  279. #define CONFIG_ENV_IS_IN_NAND 1
  280. #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
  281. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  282. #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
  283. #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
  284. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  285. #if defined(CONFIG_CMD_NET)
  286. #define CONFIG_NET_MULTI
  287. #define CONFIG_SMC911X
  288. #define CONFIG_SMC911X_32_BIT
  289. #define CM_T3X_SMC911X_BASE 0x2C000000
  290. #define SB_T35_SMC911X_BASE (CM_T3X_SMC911X_BASE + (16 << 20))
  291. #define CONFIG_SMC911X_BASE CM_T3X_SMC911X_BASE
  292. #endif /* (CONFIG_CMD_NET) */
  293. /* additions for new relocation code, must be added to all boards */
  294. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  295. #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
  296. #define CONFIG_SYS_INIT_RAM_SIZE 0x800
  297. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  298. CONFIG_SYS_INIT_RAM_SIZE - \
  299. GENERATED_GBL_DATA_SIZE)
  300. /* Status LED */
  301. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  302. #define CONFIG_BOARD_SPECIFIC_LED 1
  303. #define STATUS_LED_GREEN 0
  304. #define STATUS_LED_BIT STATUS_LED_GREEN
  305. #define STATUS_LED_STATE STATUS_LED_ON
  306. #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
  307. #define STATUS_LED_BOOT STATUS_LED_BIT
  308. #define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */
  309. /* GPIO banks */
  310. #ifdef CONFIG_STATUS_LED
  311. #define CONFIG_OMAP3_GPIO_6 1 /* GPIO186 is in GPIO bank 6 */
  312. #endif
  313. #endif /* __CONFIG_H */