stamp.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340
  1. /*
  2. * U-boot - stamp.h Configuration file for STAMP board
  3. * having BF533 processor
  4. *
  5. * Copyright (c) 2005 blackfin.uclinux.org
  6. *
  7. * (C) Copyright 2000-2004
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #ifndef __CONFIG_STAMP_H__
  29. #define __CONFIG_STAMP_H__
  30. /*
  31. * Board settings
  32. *
  33. */
  34. #define __ADSPLPBLACKFIN__ 1
  35. #define __ADSPBF533__ 1
  36. #define CONFIG_STAMP 1
  37. #define CONFIG_RTC_BF533 1
  38. /* FLASH/ETHERNET uses the same address range */
  39. #define SHARED_RESOURCES 1
  40. #define CONFIG_VDSP 1
  41. /*
  42. * Clock settings
  43. *
  44. */
  45. /* CONFIG_CLKIN_HZ is any value in Hz */
  46. #define CONFIG_CLKIN_HZ 11059200
  47. /* CONFIG_CLKIN_HALF controls what is passed to PLL 0=CLKIN */
  48. /* 1=CLKIN/2 */
  49. #define CONFIG_CLKIN_HALF 0
  50. /* CONFIG_PLL_BYPASS controls if the PLL is used 0=don't bypass */
  51. /* 1=bypass PLL */
  52. #define CONFIG_PLL_BYPASS 0
  53. /* CONFIG_VCO_MULT controls what the multiplier of the PLL is. */
  54. /* Values can range from 1-64 */
  55. #define CONFIG_VCO_MULT 45
  56. /* CONFIG_CCLK_DIV controls what the core clock divider is */
  57. /* Values can be 1, 2, 4, or 8 ONLY */
  58. #define CONFIG_CCLK_DIV 1
  59. /* CONFIG_SCLK_DIV controls what the peripheral clock divider is */
  60. /* Values can range from 1-15 */
  61. #define CONFIG_SCLK_DIV 6
  62. /*
  63. * Network Settings
  64. */
  65. /* network support */
  66. #define CONFIG_IPADDR 192.168.0.15
  67. #define CONFIG_NETMASK 255.255.255.0
  68. #define CONFIG_GATEWAYIP 192.168.0.1
  69. #define CONFIG_SERVERIP 192.168.0.2
  70. #define CONFIG_HOSTNAME STAMP
  71. #define CONFIG_ROOTPATH /checkout/uClinux-dist/romfs
  72. /* To remove hardcoding and enable MAC storage in EEPROM */
  73. /* #define CONFIG_ETHADDR 02:80:ad:20:31:b8 */
  74. /*
  75. * Command settings
  76. *
  77. */
  78. #define CFG_LONGHELP 1
  79. #define CONFIG_BOOTDELAY 5
  80. #define CONFIG_BOOT_RETRY_TIME -1 /* Enable this if bootretry required, currently its disabled */
  81. #define CONFIG_BOOTCOMMAND "run ramboot"
  82. #define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds\n"
  83. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  84. CFG_CMD_PING | \
  85. CFG_CMD_ELF | \
  86. CFG_CMD_I2C | \
  87. CFG_CMD_CACHE | \
  88. CFG_CMD_JFFS2 | \
  89. CFG_CMD_DATE)
  90. #define CONFIG_BOOTARGS "root=/dev/mtdblock0 rw"
  91. #define CONFIG_EXTRA_ENV_SETTINGS \
  92. "ramargs=setenv bootargs root=/dev/mtdblock0 rw\0" \
  93. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  94. "nfsroot=$(serverip):$(rootpath)\0" \
  95. "addip=setenv bootargs $(bootargs) " \
  96. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  97. ":$(hostname):eth0:off\0" \
  98. "ramboot=tftpboot 0x1000000 linux;" \
  99. "run ramargs;run addip;bootelf\0" \
  100. "nfsboot=tftpboot 0x1000000 linux;" \
  101. "run nfsargs;run addip;bootelf\0" \
  102. "flashboot=bootm 0x20100000\0" \
  103. ""
  104. /* This must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  105. #include <cmd_confdefs.h>
  106. /*
  107. * Console settings
  108. *
  109. */
  110. #define CONFIG_BAUDRATE 57600
  111. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  112. #define CFG_PROMPT "stamp>" /* Monitor Command Prompt */
  113. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  114. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  115. #else
  116. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  117. #endif
  118. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  119. #define CFG_MAXARGS 16 /* max number of command args */
  120. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  121. #define CONFIG_LOADS_ECHO 1
  122. /*
  123. * Network settings
  124. *
  125. */
  126. #define CONFIG_DRIVER_SMC91111 1
  127. #define CONFIG_SMC91111_BASE 0x20300300
  128. /* To remove hardcoding and enable MAC storage in EEPROM */
  129. /* #define HARDCODE_MAC 1 */
  130. /*
  131. * Flash settings
  132. *
  133. */
  134. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  135. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  136. #define CFG_FLASH_CFI_AMD_RESET
  137. #define CFG_ENV_IS_IN_FLASH 1
  138. #define CFG_FLASH_BASE 0x20000000
  139. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  140. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  141. #define CFG_ENV_ADDR 0x20020000
  142. #define CFG_ENV_SIZE 0x10000
  143. #define CFG_ENV_SECT_SIZE 0x10000 /* Total Size of Environment Sector */
  144. #define CFG_FLASH_ERASE_TOUT 30000 /* Timeout for Chip Erase (in ms) */
  145. #define CFG_FLASH_ERASEBLOCK_TOUT 5000 /* Timeout for Block Erase (in ms) */
  146. #define CFG_FLASH_WRITE_TOUT 1 /* Timeout for Flash Write (in ms) */
  147. /* JFFS Partition offset set */
  148. #define CFG_JFFS2_FIRST_BANK 0
  149. #define CFG_JFFS2_NUM_BANKS 1
  150. /* 512k reserved for u-boot */
  151. #define CFG_JFFS2_FIRST_SECTOR 11
  152. /*
  153. * following timeouts shall be used once the
  154. * Flash real protection is enabled
  155. */
  156. #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  157. #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  158. /*
  159. * I2C settings
  160. * By default PF2 is used as SDA and PF3 as SCL on the Stamp board
  161. */
  162. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  163. /*
  164. * Software (bit-bang) I2C driver configuration
  165. */
  166. #define PF_SCL PF3
  167. #define PF_SDA PF2
  168. #define I2C_INIT (*pFIO_DIR |= PF_SCL); asm("ssync;")
  169. #define I2C_ACTIVE (*pFIO_DIR |= PF_SDA); *pFIO_INEN &= ~PF_SDA; asm("ssync;")
  170. #define I2C_TRISTATE (*pFIO_DIR &= ~PF_SDA); *pFIO_INEN |= PF_SDA; asm("ssync;")
  171. #define I2C_READ ((volatile)(*pFIO_FLAG_D & PF_SDA) != 0); asm("ssync;")
  172. #define I2C_SDA(bit) if(bit) { \
  173. *pFIO_FLAG_S = PF_SDA; \
  174. asm("ssync;"); \
  175. } \
  176. else { \
  177. *pFIO_FLAG_C = PF_SDA; \
  178. asm("ssync;"); \
  179. }
  180. #define I2C_SCL(bit) if(bit) { \
  181. *pFIO_FLAG_S = PF_SCL; \
  182. asm("ssync;"); \
  183. } \
  184. else { \
  185. *pFIO_FLAG_C = PF_SCL; \
  186. asm("ssync;"); \
  187. }
  188. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  189. #define CFG_I2C_SPEED 50000
  190. #define CFG_I2C_SLAVE 0xFE
  191. /*
  192. * Compact Flash settings
  193. */
  194. /* Enabled below option for CF support */
  195. /* #define CONFIG_STAMP_CF 1 */
  196. #if defined(CONFIG_STAMP_CF) && (CONFIG_COMMANDS & CFG_CMD_IDE)
  197. #define CONFIG_MISC_INIT_R 1
  198. #define CONFIG_DOS_PARTITION 1
  199. /*
  200. * IDE/ATA stuff
  201. */
  202. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  203. #undef CONFIG_IDE_LED /* no led for ide supported */
  204. #undef CONFIG_IDE_RESET /* no reset for ide supported */
  205. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
  206. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
  207. #define CFG_ATA_BASE_ADDR 0x20200000
  208. #define CFG_ATA_IDE0_OFFSET 0x0000
  209. #define CFG_ATA_DATA_OFFSET 0x0020 /* Offset for data I/O */
  210. #define CFG_ATA_REG_OFFSET 0x0020 /* Offset for normal register accesses */
  211. #define CFG_ATA_ALT_OFFSET 0x0007 /* Offset for alternate registers */
  212. #define CFG_ATA_STRIDE 2
  213. #endif
  214. /*
  215. * SDRAM settings
  216. *
  217. */
  218. #define CONFIG_MEM_SIZE 128 /* 128, 64, 32, 16 */
  219. #define CONFIG_MEM_ADD_WDTH 11 /* 8, 9, 10, 11 */
  220. #define CONFIG_MEM_MT48LC64M4A2FB_7E 1
  221. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  222. #define CFG_MEMTEST_END 0x07EFFFFF /* 1 ... 127 MB in DRAM */
  223. #define CFG_LOAD_ADDR 0x01000000 /* default load address */
  224. #define CFG_SDRAM_BASE 0x00000000
  225. #define CFG_MAX_RAM_SIZE 0x08000000
  226. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  227. #define CFG_MONITOR_BASE (CFG_MAX_RAM_SIZE - CFG_MONITOR_LEN)
  228. #if ( CONFIG_CLKIN_HALF == 0 )
  229. #define CONFIG_VCO_HZ ( CONFIG_CLKIN_HZ * CONFIG_VCO_MULT )
  230. #else
  231. #define CONFIG_VCO_HZ (( CONFIG_CLKIN_HZ * CONFIG_VCO_MULT ) / 2 )
  232. #endif
  233. #if (CONFIG_PLL_BYPASS == 0)
  234. #define CONFIG_CCLK_HZ ( CONFIG_VCO_HZ / CONFIG_CCLK_DIV )
  235. #define CONFIG_SCLK_HZ ( CONFIG_VCO_HZ / CONFIG_SCLK_DIV )
  236. #else
  237. #define CONFIG_CCLK_HZ CONFIG_CLKIN_HZ
  238. #define CONFIG_SCLK_HZ CONFIG_CLKIN_HZ
  239. #endif
  240. /*
  241. * Miscellaneous configurable options
  242. */
  243. #define CFG_HZ 1000 /* 1ms time tick */
  244. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  245. #define CFG_MALLOC_BASE (CFG_MONITOR_BASE - CFG_MALLOC_LEN)
  246. #define CFG_GBL_DATA_SIZE 0x4000
  247. #define CFG_GBL_DATA_ADDR (CFG_MALLOC_BASE - CFG_GBL_DATA_SIZE)
  248. #define CONFIG_STACKBASE (CFG_GBL_DATA_ADDR - 4)
  249. #define CFG_LARGE_IMAGE_LEN 0x4000000 /* Large Image Length, set to 64 Meg */
  250. #define CONFIG_SHOW_BOOT_PROGRESS 1 /* Show boot progress on LEDs */
  251. /*
  252. * Stack sizes
  253. */
  254. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  255. /*
  256. * FLASH organization and environment definitions
  257. */
  258. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  259. /* 0xFF, 0xBBC3BBc3, 0x99B39983 */
  260. /*#define AMGCTLVAL (AMBEN_P0 | AMBEN_P1 | AMBEN_P2 | AMCKEN)
  261. #define AMBCTL0VAL (B1WAT_11 | B1RAT_11 | B1HT_3 | B1ST_4 | B1TT_4 | B1RDYPOL | \
  262. B1RDYEN | B0WAT_11 | B0RAT_11 | B0HT_3 | B0ST_4 | B0TT_4 | B0RDYPOL | B0RDYEN)
  263. #define AMBCTL1VAL (B3WAT_9 | B3RAT_9 | B3HT_2 | B3ST_3 | B3TT_4 | B3RDYPOL | \
  264. B3RDYEN | B2WAT_9 | B2RAT_9 | B2HT_2 | B2ST_4 | B2TT_4 | B2RDYPOL | B2RDYEN)
  265. */
  266. #define AMGCTLVAL 0xFF
  267. #define AMBCTL0VAL 0xBBC3BBC3
  268. #define AMBCTL1VAL 0x99B39983
  269. #define CF_AMBCTL1VAL 0x99B3ffc2
  270. #ifdef CONFIG_VDSP
  271. #define ET_EXEC_VDSP 0x8
  272. #define SHT_STRTAB_VDSP 0x1
  273. #define ELFSHDRSIZE_VDSP 0x2C
  274. #define VDSP_ENTRY_ADDR 0xFFA00000
  275. #endif
  276. #endif