ezkit533.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188
  1. #ifndef __CONFIG_EZKIT533_H__
  2. #define __CONFIG_EZKIT533_H__
  3. #define CFG_LONGHELP 1
  4. #define CONFIG_BAUDRATE 57600
  5. #define CONFIG_STAMP 1
  6. #define CONFIG_BOOTDELAY 5
  7. #define CONFIG_DRIVER_SMC91111 1
  8. #define CONFIG_SMC91111_BASE 0x20310300
  9. #if 0
  10. #define CONFIG_MII
  11. #define CFG_DISCOVER_PHY
  12. #endif
  13. #define CONFIG_RTC_BF533 1
  14. #define CONFIG_BOOT_RETRY_TIME -1 /* Enable this if bootretry required, currently its disabled */
  15. /* CONFIG_CLKIN_HZ is any value in Hz */
  16. #define CONFIG_CLKIN_HZ 27000000
  17. /* CONFIG_CLKIN_HALF controls what is passed to PLL 0=CLKIN */
  18. /* 1=CLKIN/2 */
  19. #define CONFIG_CLKIN_HALF 0
  20. /* CONFIG_PLL_BYPASS controls if the PLL is used 0=don't bypass */
  21. /* 1=bypass PLL */
  22. #define CONFIG_PLL_BYPASS 0
  23. /* CONFIG_VCO_MULT controls what the multiplier of the PLL is. */
  24. /* Values can range from 1-64 */
  25. #define CONFIG_VCO_MULT 22
  26. /* CONFIG_CCLK_DIV controls what the core clock divider is */
  27. /* Values can be 1, 2, 4, or 8 ONLY */
  28. #define CONFIG_CCLK_DIV 1
  29. /* CONFIG_SCLK_DIV controls what the peripheral clock divider is */
  30. /* Values can range from 1-15 */
  31. #define CONFIG_SCLK_DIV 5
  32. #if ( CONFIG_CLKIN_HALF == 0 )
  33. #define CONFIG_VCO_HZ ( CONFIG_CLKIN_HZ * CONFIG_VCO_MULT )
  34. #else
  35. #define CONFIG_VCO_HZ (( CONFIG_CLKIN_HZ * CONFIG_VCO_MULT ) / 2 )
  36. #endif
  37. #if (CONFIG_PLL_BYPASS == 0)
  38. #define CONFIG_CCLK_HZ ( CONFIG_VCO_HZ / CONFIG_CCLK_DIV )
  39. #define CONFIG_SCLK_HZ ( CONFIG_VCO_HZ / CONFIG_SCLK_DIV )
  40. #else
  41. #define CONFIG_CCLK_HZ CONFIG_CLKIN_HZ
  42. #define CONFIG_SCLK_HZ CONFIG_CLKIN_HZ
  43. #endif
  44. #define CONFIG_MEM_SIZE 32 /* 128, 64, 32, 16 */
  45. #define CONFIG_MEM_ADD_WDTH 9 /* 8, 9, 10, 11 */
  46. #define CONFIG_MEM_MT48LC16M16A2TG_75 1
  47. #define CONFIG_LOADS_ECHO 1
  48. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  49. CFG_CMD_PING | \
  50. CFG_CMD_ELF | \
  51. CFG_CMD_I2C | \
  52. CFG_CMD_JFFS2 | \
  53. CFG_CMD_DATE)
  54. #define CONFIG_BOOTARGS "root=/dev/mtdblock0 ip=192.168.0.15:192.168.0.2:192.168.0.1:255.255.255.0:ezkit:eth0:off"
  55. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  56. #include <cmd_confdefs.h>
  57. #define CFG_PROMPT "ezkit> " /* Monitor Command Prompt */
  58. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  59. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  60. #else
  61. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  62. #endif
  63. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  64. #define CFG_MAXARGS 16 /* max number of command args */
  65. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  66. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  67. #define CFG_MEMTEST_END 0x01F00000 /* 1 ... 31 MB in DRAM */
  68. #define CFG_LOAD_ADDR 0x01000000 /* default load address */
  69. #define CFG_HZ 1000 /* decrementer freq: 10 ms ticks */
  70. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  71. #define CFG_SDRAM_BASE 0x00000000
  72. #define CFG_MAX_RAM_SIZE 0x02000000
  73. #define CFG_FLASH_BASE 0x20000000
  74. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  75. #define CFG_MONITOR_BASE (CFG_MAX_RAM_SIZE - CFG_MONITOR_LEN)
  76. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  77. #define CFG_MALLOC_BASE (CFG_MONITOR_BASE - CFG_MALLOC_LEN)
  78. #define CFG_GBL_DATA_SIZE 0x4000
  79. #define CFG_GBL_DATA_ADDR (CFG_MALLOC_BASE - CFG_GBL_DATA_SIZE)
  80. #define CONFIG_STACKBASE (CFG_GBL_DATA_ADDR - 4)
  81. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  82. #define CFG_FLASH0_BASE 0x20000000
  83. #define CFG_FLASH1_BASE 0x20200000
  84. #define CFG_FLASH2_BASE 0x20280000
  85. #define CFG_MAX_FLASH_BANKS 3 /* max number of memory banks */
  86. #define CFG_MAX_FLASH_SECT 40 /* max number of sectors on one chip */
  87. #define CFG_ENV_IS_IN_FLASH 1
  88. #define CFG_ENV_ADDR 0x20020000
  89. #define CFG_ENV_SECT_SIZE 0x10000 /* Total Size of Environment Sector */
  90. /* JFFS Partition offset set */
  91. #define CFG_JFFS2_FIRST_BANK 0
  92. #define CFG_JFFS2_NUM_BANKS 1
  93. /* 512k reserved for u-boot */
  94. #define CFG_JFFS2_FIRST_SECTOR 11
  95. /*
  96. * Stack sizes
  97. */
  98. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  99. #define POLL_MODE 1
  100. #define FLASH_TOT_SECT 40
  101. #define FLASH_SIZE 0x220000
  102. #define CFG_FLASH_SIZE 0x220000
  103. /*
  104. * Initialize PSD4256 registers for using I2C
  105. */
  106. #define CONFIG_MISC_INIT_R
  107. /*
  108. * I2C settings
  109. * By default PF1 is used as SDA and PF0 as SCL on the Stamp board
  110. */
  111. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  112. /*
  113. * Software (bit-bang) I2C driver configuration
  114. */
  115. #define PF_SCL PF0
  116. #define PF_SDA PF1
  117. #define I2C_INIT (*pFIO_DIR |= PF_SCL); asm("ssync;")
  118. #define I2C_ACTIVE (*pFIO_DIR |= PF_SDA); *pFIO_INEN &= ~PF_SDA; asm("ssync;")
  119. #define I2C_TRISTATE (*pFIO_DIR &= ~PF_SDA); *pFIO_INEN |= PF_SDA; asm("ssync;")
  120. #define I2C_READ ((volatile)(*pFIO_FLAG_D & PF_SDA) != 0); asm("ssync;")
  121. #define I2C_SDA(bit) if(bit) { \
  122. *pFIO_FLAG_S = PF_SDA; \
  123. asm("ssync;"); \
  124. } \
  125. else { \
  126. *pFIO_FLAG_C = PF_SDA; \
  127. asm("ssync;"); \
  128. }
  129. #define I2C_SCL(bit) if(bit) { \
  130. *pFIO_FLAG_S = PF_SCL; \
  131. asm("ssync;"); \
  132. } \
  133. else { \
  134. *pFIO_FLAG_C = PF_SCL; \
  135. asm("ssync;"); \
  136. }
  137. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  138. #define CFG_I2C_SPEED 50000
  139. #define CFG_I2C_SLAVE 0xFE
  140. #define __ADSPLPBLACKFIN__ 1
  141. #define __ADSPBF533__ 1
  142. /* 0xFF, 0x7BB07BB0, 0x22547BB0 */
  143. /* #define AMGCTLVAL (AMBEN_P0 | AMBEN_P1 | AMBEN_P2 | AMCKEN)
  144. #define AMBCTL0VAL (B1WAT_7 | B1RAT_11 | B1HT_2 | B1ST_3 | B1TT_4 | ~B1RDYPOL | \
  145. ~B1RDYEN | B0WAT_7 | B0RAT_11 | B0HT_2 | B0ST_3 | B0TT_4 | ~B0RDYPOL | ~B0RDYEN)
  146. #define AMBCTL1VAL (B3WAT_2 | B3RAT_2 | B3HT_1 | B3ST_1 | B3TT_4 | B3RDYPOL | ~B3RDYEN | \
  147. B2WAT_7 | B2RAT_11 | B2HT_2 | B2ST_3 | B2TT_4 | ~B2RDYPOL | ~B2RDYEN)
  148. */
  149. #define AMGCTLVAL 0xFF
  150. #define AMBCTL0VAL 0x7BB07BB0
  151. #define AMBCTL1VAL 0xFFC27BB0
  152. #define CONFIG_VDSP 1
  153. #ifdef CONFIG_VDSP
  154. #define ET_EXEC_VDSP 0x8
  155. #define SHT_STRTAB_VDSP 0x1
  156. #define ELFSHDRSIZE_VDSP 0x2C
  157. #define VDSP_ENTRY_ADDR 0xFFA00000
  158. #endif
  159. #endif