mem_init.h 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. /*
  2. * U-boot - mem_init.h Header file for memory initialization
  3. *
  4. * Copyright (c) 2005 blackfin.uclinux.org
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #if ( CONFIG_MEM_MT48LC16M16A2TG_75 || CONFIG_MEM_MT48LC64M4A2FB_7E )
  25. #if ( CONFIG_SCLK_HZ > 119402985 )
  26. #define SDRAM_tRP TRP_2
  27. #define SDRAM_tRP_num 2
  28. #define SDRAM_tRAS TRAS_7
  29. #define SDRAM_tRAS_num 7
  30. #define SDRAM_tRCD TRCD_2
  31. #define SDRAM_tWR TWR_2
  32. #endif
  33. #if ( CONFIG_SCLK_HZ > 104477612 ) && ( CONFIG_SCLK_HZ <= 119402985 )
  34. #define SDRAM_tRP TRP_2
  35. #define SDRAM_tRP_num 2
  36. #define SDRAM_tRAS TRAS_6
  37. #define SDRAM_tRAS_num 6
  38. #define SDRAM_tRCD TRCD_2
  39. #define SDRAM_tWR TWR_2
  40. #endif
  41. #if ( CONFIG_SCLK_HZ > 89552239 ) && ( CONFIG_SCLK_HZ <= 104477612 )
  42. #define SDRAM_tRP TRP_2
  43. #define SDRAM_tRP_num 2
  44. #define SDRAM_tRAS TRAS_5
  45. #define SDRAM_tRAS_num 5
  46. #define SDRAM_tRCD TRCD_2
  47. #define SDRAM_tWR TWR_2
  48. #endif
  49. #if ( CONFIG_SCLK_HZ > 74626866 ) && ( CONFIG_SCLK_HZ <= 89552239 )
  50. #define SDRAM_tRP TRP_2
  51. #define SDRAM_tRP_num 2
  52. #define SDRAM_tRAS TRAS_4
  53. #define SDRAM_tRAS_num 4
  54. #define SDRAM_tRCD TRCD_2
  55. #define SDRAM_tWR TWR_2
  56. #endif
  57. #if ( CONFIG_SCLK_HZ > 66666667 ) && ( CONFIG_SCLK_HZ <= 74626866 )
  58. #define SDRAM_tRP TRP_2
  59. #define SDRAM_tRP_num 2
  60. #define SDRAM_tRAS TRAS_3
  61. #define SDRAM_tRAS_num 3
  62. #define SDRAM_tRCD TRCD_2
  63. #define SDRAM_tWR TWR_2
  64. #endif
  65. #if ( CONFIG_SCLK_HZ > 59701493 ) && ( CONFIG_SCLK_HZ <= 66666667 )
  66. #define SDRAM_tRP TRP_1
  67. #define SDRAM_tRP_num 1
  68. #define SDRAM_tRAS TRAS_4
  69. #define SDRAM_tRAS_num 3
  70. #define SDRAM_tRCD TRCD_1
  71. #define SDRAM_tWR TWR_2
  72. #endif
  73. #if ( CONFIG_SCLK_HZ > 44776119 ) && ( CONFIG_SCLK_HZ <= 59701493 )
  74. #define SDRAM_tRP TRP_1
  75. #define SDRAM_tRP_num 1
  76. #define SDRAM_tRAS TRAS_3
  77. #define SDRAM_tRAS_num 3
  78. #define SDRAM_tRCD TRCD_1
  79. #define SDRAM_tWR TWR_2
  80. #endif
  81. #if ( CONFIG_SCLK_HZ > 29850746 ) && ( CONFIG_SCLK_HZ <= 44776119 )
  82. #define SDRAM_tRP TRP_1
  83. #define SDRAM_tRP_num 1
  84. #define SDRAM_tRAS TRAS_2
  85. #define SDRAM_tRAS_num 2
  86. #define SDRAM_tRCD TRCD_1
  87. #define SDRAM_tWR TWR_2
  88. #endif
  89. #if ( CONFIG_SCLK_HZ <= 29850746 )
  90. #define SDRAM_tRP TRP_1
  91. #define SDRAM_tRP_num 1
  92. #define SDRAM_tRAS TRAS_1
  93. #define SDRAM_tRAS_num 1
  94. #define SDRAM_tRCD TRCD_1
  95. #define SDRAM_tWR TWR_2
  96. #endif
  97. #endif
  98. #if (CONFIG_MEM_MT48LC16M16A2TG_75)
  99. /*SDRAM INFORMATION: */
  100. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  101. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  102. #define SDRAM_CL CL_3
  103. #endif
  104. #if (CONFIG_MEM_MT48LC64M4A2FB_7E)
  105. /*SDRAM INFORMATION: */
  106. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  107. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  108. #define SDRAM_CL CL_2
  109. #endif
  110. #if ( CONFIG_MEM_SIZE == 128 )
  111. #define SDRAM_SIZE EBSZ_128
  112. #endif
  113. #if ( CONFIG_MEM_SIZE == 64 )
  114. #define SDRAM_SIZE EBSZ_64
  115. #endif
  116. #if ( CONFIG_MEM_SIZE == 32 )
  117. #define SDRAM_SIZE EBSZ_32
  118. #endif
  119. #if ( CONFIG_MEM_SIZE == 16 )
  120. #define SDRAM_SIZE EBSZ_16
  121. #endif
  122. #if ( CONFIG_MEM_ADD_WDTH == 11 )
  123. #define SDRAM_WIDTH EBCAW_11
  124. #endif
  125. #if ( CONFIG_MEM_ADD_WDTH == 10 )
  126. #define SDRAM_WIDTH EBCAW_10
  127. #endif
  128. #if ( CONFIG_MEM_ADD_WDTH == 9 )
  129. #define SDRAM_WIDTH EBCAW_9
  130. #endif
  131. #if ( CONFIG_MEM_ADD_WDTH == 8 )
  132. #define SDRAM_WIDTH EBCAW_8
  133. #endif
  134. #define mem_SDBCTL SDRAM_WIDTH | SDRAM_SIZE | EBE
  135. /* Equation from section 17 (p17-46) of BF533 HRM */
  136. #define mem_SDRRC ((( CONFIG_SCLK_HZ / 1000) * SDRAM_Tref) / SDRAM_NRA) - (SDRAM_tRAS_num + SDRAM_tRP_num)
  137. /* Enable SCLK Out */
  138. #define mem_SDGCTL ( SCTLE | SDRAM_CL | SDRAM_tRAS | SDRAM_tRP | SDRAM_tRCD | SDRAM_tWR | PSS )
  139. #define flash_EBIU_AMBCTL_WAT ( ( CONFIG_FLASH_SPEED_BWAT * 4 ) / ( 4000000000 / CONFIG_SCLK_HZ ) ) + 1
  140. #define flash_EBIU_AMBCTL_RAT ( ( CONFIG_FLASH_SPEED_BRAT * 4 ) / ( 4000000000 / CONFIG_SCLK_HZ ) ) + 1
  141. #define flash_EBIU_AMBCTL_HT ( ( CONFIG_FLASH_SPEED_BHT * 4 ) / ( 4000000000 / CONFIG_SCLK_HZ ) )
  142. #define flash_EBIU_AMBCTL_ST ( ( CONFIG_FLASH_SPEED_BST * 4 ) / ( 4000000000 / CONFIG_SCLK_HZ ) ) + 1
  143. #define flash_EBIU_AMBCTL_TT ( ( CONFIG_FLASH_SPEED_BTT * 4 ) / ( 4000000000 / CONFIG_SCLK_HZ ) ) + 1
  144. #if (flash_EBIU_AMBCTL_TT > 3 )
  145. #define flash_EBIU_AMBCTL0_TT B0TT_4
  146. #endif
  147. #if (flash_EBIU_AMBCTL_TT == 3 )
  148. #define flash_EBIU_AMBCTL0_TT B0TT_3
  149. #endif
  150. #if (flash_EBIU_AMBCTL_TT == 2 )
  151. #define flash_EBIU_AMBCTL0_TT B0TT_2
  152. #endif
  153. #if (flash_EBIU_AMBCTL_TT < 2 )
  154. #define flash_EBIU_AMBCTL0_TT B0TT_1
  155. #endif
  156. #if (flash_EBIU_AMBCTL_ST > 3 )
  157. #define flash_EBIU_AMBCTL0_ST B0ST_4
  158. #endif
  159. #if (flash_EBIU_AMBCTL_ST == 3 )
  160. #define flash_EBIU_AMBCTL0_ST B0ST_3
  161. #endif
  162. #if (flash_EBIU_AMBCTL_ST == 2 )
  163. #define flash_EBIU_AMBCTL0_ST B0ST_2
  164. #endif
  165. #if (flash_EBIU_AMBCTL_ST < 2 )
  166. #define flash_EBIU_AMBCTL0_ST B0ST_1
  167. #endif
  168. #if (flash_EBIU_AMBCTL_HT > 2 )
  169. #define flash_EBIU_AMBCTL0_HT B0HT_3
  170. #endif
  171. #if (flash_EBIU_AMBCTL_HT == 2 )
  172. #define flash_EBIU_AMBCTL0_HT B0HT_2
  173. #endif
  174. #if (flash_EBIU_AMBCTL_HT == 1 )
  175. #define flash_EBIU_AMBCTL0_HT B0HT_1
  176. #endif
  177. #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT == 0)
  178. #define flash_EBIU_AMBCTL0_HT B0HT_0
  179. #endif
  180. #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT != 0)
  181. #define flash_EBIU_AMBCTL0_HT B0HT_1
  182. #endif
  183. #if (flash_EBIU_AMBCTL_WAT > 14)
  184. #define flash_EBIU_AMBCTL0_WAT B0WAT_15
  185. #endif
  186. #if (flash_EBIU_AMBCTL_WAT == 14)
  187. #define flash_EBIU_AMBCTL0_WAT B0WAT_14
  188. #endif
  189. #if (flash_EBIU_AMBCTL_WAT == 13)
  190. #define flash_EBIU_AMBCTL0_WAT B0WAT_13
  191. #endif
  192. #if (flash_EBIU_AMBCTL_WAT == 12)
  193. #define flash_EBIU_AMBCTL0_WAT B0WAT_12
  194. #endif
  195. #if (flash_EBIU_AMBCTL_WAT == 11)
  196. #define flash_EBIU_AMBCTL0_WAT B0WAT_11
  197. #endif
  198. #if (flash_EBIU_AMBCTL_WAT == 10)
  199. #define flash_EBIU_AMBCTL0_WAT B0WAT_10
  200. #endif
  201. #if (flash_EBIU_AMBCTL_WAT == 9)
  202. #define flash_EBIU_AMBCTL0_WAT B0WAT_9
  203. #endif
  204. #if (flash_EBIU_AMBCTL_WAT == 8)
  205. #define flash_EBIU_AMBCTL0_WAT B0WAT_8
  206. #endif
  207. #if (flash_EBIU_AMBCTL_WAT == 7)
  208. #define flash_EBIU_AMBCTL0_WAT B0WAT_7
  209. #endif
  210. #if (flash_EBIU_AMBCTL_WAT == 6)
  211. #define flash_EBIU_AMBCTL0_WAT B0WAT_6
  212. #endif
  213. #if (flash_EBIU_AMBCTL_WAT == 5)
  214. #define flash_EBIU_AMBCTL0_WAT B0WAT_5
  215. #endif
  216. #if (flash_EBIU_AMBCTL_WAT == 4)
  217. #define flash_EBIU_AMBCTL0_WAT B0WAT_4
  218. #endif
  219. #if (flash_EBIU_AMBCTL_WAT == 3)
  220. #define flash_EBIU_AMBCTL0_WAT B0WAT_3
  221. #endif
  222. #if (flash_EBIU_AMBCTL_WAT == 2)
  223. #define flash_EBIU_AMBCTL0_WAT B0WAT_2
  224. #endif
  225. #if (flash_EBIU_AMBCTL_WAT == 1)
  226. #define flash_EBIU_AMBCTL0_WAT B0WAT_1
  227. #endif
  228. #if (flash_EBIU_AMBCTL_RAT > 14)
  229. #define flash_EBIU_AMBCTL0_RAT B0RAT_15
  230. #endif
  231. #if (flash_EBIU_AMBCTL_RAT == 14)
  232. #define flash_EBIU_AMBCTL0_RAT B0RAT_14
  233. #endif
  234. #if (flash_EBIU_AMBCTL_RAT == 13)
  235. #define flash_EBIU_AMBCTL0_RAT B0RAT_13
  236. #endif
  237. #if (flash_EBIU_AMBCTL_RAT == 12)
  238. #define flash_EBIU_AMBCTL0_RAT B0RAT_12
  239. #endif
  240. #if (flash_EBIU_AMBCTL_RAT == 11)
  241. #define flash_EBIU_AMBCTL0_RAT B0RAT_11
  242. #endif
  243. #if (flash_EBIU_AMBCTL_RAT == 10)
  244. #define flash_EBIU_AMBCTL0_RAT B0RAT_10
  245. #endif
  246. #if (flash_EBIU_AMBCTL_RAT == 9)
  247. #define flash_EBIU_AMBCTL0_RAT B0RAT_9
  248. #endif
  249. #if (flash_EBIU_AMBCTL_RAT == 8)
  250. #define flash_EBIU_AMBCTL0_RAT B0RAT_8
  251. #endif
  252. #if (flash_EBIU_AMBCTL_RAT == 7)
  253. #define flash_EBIU_AMBCTL0_RAT B0RAT_7
  254. #endif
  255. #if (flash_EBIU_AMBCTL_RAT == 6)
  256. #define flash_EBIU_AMBCTL0_RAT B0RAT_6
  257. #endif
  258. #if (flash_EBIU_AMBCTL_RAT == 5)
  259. #define flash_EBIU_AMBCTL0_RAT B0RAT_5
  260. #endif
  261. #if (flash_EBIU_AMBCTL_RAT == 4)
  262. #define flash_EBIU_AMBCTL0_RAT B0RAT_4
  263. #endif
  264. #if (flash_EBIU_AMBCTL_RAT == 3)
  265. #define flash_EBIU_AMBCTL0_RAT B0RAT_3
  266. #endif
  267. #if (flash_EBIU_AMBCTL_RAT == 2)
  268. #define flash_EBIU_AMBCTL0_RAT B0RAT_2
  269. #endif
  270. #if (flash_EBIU_AMBCTL_RAT == 1)
  271. #define flash_EBIU_AMBCTL0_RAT B0RAT_1
  272. #endif
  273. #define flash_EBIU_AMBCTL0 flash_EBIU_AMBCTL0_WAT | flash_EBIU_AMBCTL0_RAT | flash_EBIU_AMBCTL0_HT | flash_EBIU_AMBCTL0_ST | flash_EBIU_AMBCTL0_TT | CONFIG_FLASH_SPEED_RDYEN