defBF532.h 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159
  1. /*
  2. * defBF532.h
  3. *
  4. * This file is subject to the terms and conditions of the GNU Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Non-GPL License also available as part of VisualDSP++
  9. *
  10. * http://www.analog.com/processors/resources/crosscore/visualDspDevSoftware.html
  11. *
  12. * (c) Copyright 2001-2005 Analog Devices, Inc. All rights reserved
  13. *
  14. * This file under source code control, please send bugs or changes to:
  15. * dsptools.support@analog.com
  16. *
  17. */
  18. /* SYSTEM & MM REGISTER BIT & ADDRESS DEFINITIONS FOR ADSP-BF532 */
  19. #ifndef _DEF_BF532_H
  20. #define _DEF_BF532_H
  21. /*
  22. * #if !defined(__ADSPLPBLACKFIN__)
  23. * #warning defBF532.h should only be included for 532 compatible chips
  24. * #endif
  25. */
  26. /* include all Core registers and bit definitions */
  27. #include <asm/cpu/def_LPBlackfin.h>
  28. /* Helper macros
  29. * usage:
  30. * P0.H = HI(UART_THR);
  31. * P0.L = LO(UART_THR);
  32. */
  33. #define LO(con32) ((con32) & 0xFFFF)
  34. #define lo(con32) ((con32) & 0xFFFF)
  35. #define HI(con32) (((con32) >> 16) & 0xFFFF)
  36. #define hi(con32) (((con32) >> 16) & 0xFFFF)
  37. /*
  38. * System MMR Register Map
  39. */
  40. /* Clock and System Control (0xFFC00000 - 0xFFC000FF) */
  41. #define PLL_CTL 0xFFC00000 /* PLL Control register (16-bit) */
  42. #define PLL_DIV 0xFFC00004 /* PLL Divide Register (16-bit) */
  43. #define VR_CTL 0xFFC00008 /* Voltage Regulator Control Register (16-bit) */
  44. #define PLL_STAT 0xFFC0000C /* PLL Status register (16-bit) */
  45. #define PLL_LOCKCNT 0xFFC00010 /* PLL Lock Count register (16-bit) */
  46. #define CHIPID 0xFFC00014 /* Chip ID register (32-bit) */
  47. #define SWRST 0xFFC00100 /* Software Reset Register (16-bit) */
  48. #define SYSCR 0xFFC00104 /* System Configuration register */
  49. /* System Interrupt Controller (0xFFC00100 - 0xFFC001FF) */
  50. #define SIC_RVECT 0xFFC00108 /* Interrupt Reset Vector Address Register */
  51. #define SIC_IMASK 0xFFC0010C /* Interrupt Mask Register */
  52. #define SIC_IAR0 0xFFC00110 /* Interrupt Assignment Register 0 */
  53. #define SIC_IAR1 0xFFC00114 /* Interrupt Assignment Register 1 */
  54. #define SIC_IAR2 0xFFC00118 /* Interrupt Assignment Register 2 */
  55. #define SIC_ISR 0xFFC00120 /* Interrupt Status Register */
  56. #define SIC_IWR 0xFFC00124 /* Interrupt Wakeup Register */
  57. /* Watchdog Timer (0xFFC00200 - 0xFFC002FF) */
  58. #define WDOG_CTL 0xFFC00200 /* Watchdog Control Register */
  59. #define WDOG_CNT 0xFFC00204 /* Watchdog Count Register */
  60. #define WDOG_STAT 0xFFC00208 /* Watchdog Status Register */
  61. /* Real Time Clock (0xFFC00300 - 0xFFC003FF) */
  62. #define RTC_STAT 0xFFC00300 /* RTC Status Register */
  63. #define RTC_ICTL 0xFFC00304 /* RTC Interrupt Control Register */
  64. #define RTC_ISTAT 0xFFC00308 /* RTC Interrupt Status Register */
  65. #define RTC_SWCNT 0xFFC0030C /* RTC Stopwatch Count Register */
  66. #define RTC_ALARM 0xFFC00310 /* RTC Alarm Time Register */
  67. #define RTC_FAST 0xFFC00314 /* RTC Prescaler Enable Register */
  68. #define RTC_PREN 0xFFC00314 /* RTC Prescaler Enable Register (alternate macro) */
  69. /* UART Controller (0xFFC00400 - 0xFFC004FF) */
  70. #define UART_THR 0xFFC00400 /* Transmit Holding register */
  71. #define UART_RBR 0xFFC00400 /* Receive Buffer register */
  72. #define UART_DLL 0xFFC00400 /* Divisor Latch (Low-Byte) */
  73. #define UART_IER 0xFFC00404 /* Interrupt Enable Register */
  74. #define UART_DLH 0xFFC00404 /* Divisor Latch (High-Byte) */
  75. #define UART_IIR 0xFFC00408 /* Interrupt Identification Register */
  76. #define UART_LCR 0xFFC0040C /* Line Control Register */
  77. #define UART_MCR 0xFFC00410 /* Modem Control Register */
  78. #define UART_LSR 0xFFC00414 /* Line Status Register */
  79. /* #define UART_MSR 0xFFC00418 */ /* Modem Status Register (UNUSED in ADSP-BF532) */
  80. #define UART_SCR 0xFFC0041C /* SCR Scratch Register */
  81. #define UART_GCTL 0xFFC00424 /* Global Control Register */
  82. /* SPI Controller (0xFFC00500 - 0xFFC005FF) */
  83. #define SPI_CTL 0xFFC00500 /* SPI Control Register */
  84. #define SPI_FLG 0xFFC00504 /* SPI Flag register */
  85. #define SPI_STAT 0xFFC00508 /* SPI Status register */
  86. #define SPI_TDBR 0xFFC0050C /* SPI Transmit Data Buffer Register */
  87. #define SPI_RDBR 0xFFC00510 /* SPI Receive Data Buffer Register */
  88. #define SPI_BAUD 0xFFC00514 /* SPI Baud rate Register */
  89. #define SPI_SHADOW 0xFFC00518 /* SPI_RDBR Shadow Register */
  90. /* TIMER 0, 1, 2 Registers (0xFFC00600 - 0xFFC006FF) */
  91. #define TIMER0_CONFIG 0xFFC00600 /* Timer 0 Configuration Register */
  92. #define TIMER0_COUNTER 0xFFC00604 /* Timer 0 Counter Register */
  93. #define TIMER0_PERIOD 0xFFC00608 /* Timer 0 Period Register */
  94. #define TIMER0_WIDTH 0xFFC0060C /* Timer 0 Width Register */
  95. #define TIMER1_CONFIG 0xFFC00610 /* Timer 1 Configuration Register */
  96. #define TIMER1_COUNTER 0xFFC00614 /* Timer 1 Counter Register */
  97. #define TIMER1_PERIOD 0xFFC00618 /* Timer 1 Period Register */
  98. #define TIMER1_WIDTH 0xFFC0061C /* Timer 1 Width Register */
  99. #define TIMER2_CONFIG 0xFFC00620 /* Timer 2 Configuration Register */
  100. #define TIMER2_COUNTER 0xFFC00624 /* Timer 2 Counter Register */
  101. #define TIMER2_PERIOD 0xFFC00628 /* Timer 2 Period Register */
  102. #define TIMER2_WIDTH 0xFFC0062C /* Timer 2 Width Register */
  103. #define TIMER_ENABLE 0xFFC00640 /* Timer Enable Register */
  104. #define TIMER_DISABLE 0xFFC00644 /* Timer Disable Register */
  105. #define TIMER_STATUS 0xFFC00648 /* Timer Status Register */
  106. /* General Purpose IO (0xFFC00700 - 0xFFC007FF) */
  107. #define FIO_FLAG_D 0xFFC00700 /* Flag Mask to directly specify state of pins */
  108. #define FIO_FLAG_C 0xFFC00704 /* Peripheral Interrupt Flag Register (clear) */
  109. #define FIO_FLAG_S 0xFFC00708 /* Peripheral Interrupt Flag Register (set) */
  110. #define FIO_FLAG_T 0xFFC0070C /* Flag Mask to directly toggle state of pins */
  111. #define FIO_MASKA_D 0xFFC00710 /* Flag Mask Interrupt A Register (set directly) */
  112. #define FIO_MASKA_C 0xFFC00714 /* Flag Mask Interrupt A Register (clear) */
  113. #define FIO_MASKA_S 0xFFC00718 /* Flag Mask Interrupt A Register (set) */
  114. #define FIO_MASKA_T 0xFFC0071C /* Flag Mask Interrupt A Register (toggle) */
  115. #define FIO_MASKB_D 0xFFC00720 /* Flag Mask Interrupt B Register (set directly) */
  116. #define FIO_MASKB_C 0xFFC00724 /* Flag Mask Interrupt B Register (clear) */
  117. #define FIO_MASKB_S 0xFFC00728 /* Flag Mask Interrupt B Register (set) */
  118. #define FIO_MASKB_T 0xFFC0072C /* Flag Mask Interrupt B Register (toggle) */
  119. #define FIO_DIR 0xFFC00730 /* Peripheral Flag Direction Register */
  120. #define FIO_POLAR 0xFFC00734 /* Flag Source Polarity Register */
  121. #define FIO_EDGE 0xFFC00738 /* Flag Source Sensitivity Register */
  122. #define FIO_BOTH 0xFFC0073C /* Flag Set on BOTH Edges Register */
  123. #define FIO_INEN 0xFFC00740 /* Flag Input Enable Register */
  124. /* SPORT0 Controller (0xFFC00800 - 0xFFC008FF) */
  125. #define SPORT0_TCR1 0xFFC00800 /* SPORT0 Transmit Configuration 1 Register */
  126. #define SPORT0_TCR2 0xFFC00804 /* SPORT0 Transmit Configuration 2 Register */
  127. #define SPORT0_TCLKDIV 0xFFC00808 /* SPORT0 Transmit Clock Divider */
  128. #define SPORT0_TFSDIV 0xFFC0080C /* SPORT0 Transmit Frame Sync Divider */
  129. #define SPORT0_TX 0xFFC00810 /* SPORT0 TX Data Register */
  130. #define SPORT0_RX 0xFFC00818 /* SPORT0 RX Data Register */
  131. #define SPORT0_RCR1 0xFFC00820 /* SPORT0 Transmit Configuration 1 Register */
  132. #define SPORT0_RCR2 0xFFC00824 /* SPORT0 Transmit Configuration 2 Register */
  133. #define SPORT0_RCLKDIV 0xFFC00828 /* SPORT0 Receive Clock Divider */
  134. #define SPORT0_RFSDIV 0xFFC0082C /* SPORT0 Receive Frame Sync Divider */
  135. #define SPORT0_STAT 0xFFC00830 /* SPORT0 Status Register */
  136. #define SPORT0_CHNL 0xFFC00834 /* SPORT0 Current Channel Register */
  137. #define SPORT0_MCMC1 0xFFC00838 /* SPORT0 Multi-Channel Configuration Register 1 */
  138. #define SPORT0_MCMC2 0xFFC0083C /* SPORT0 Multi-Channel Configuration Register 2 */
  139. #define SPORT0_MTCS0 0xFFC00840 /* SPORT0 Multi-Channel Transmit Select Register 0 */
  140. #define SPORT0_MTCS1 0xFFC00844 /* SPORT0 Multi-Channel Transmit Select Register 1 */
  141. #define SPORT0_MTCS2 0xFFC00848 /* SPORT0 Multi-Channel Transmit Select Register 2 */
  142. #define SPORT0_MTCS3 0xFFC0084C /* SPORT0 Multi-Channel Transmit Select Register 3 */
  143. #define SPORT0_MRCS0 0xFFC00850 /* SPORT0 Multi-Channel Receive Select Register 0 */
  144. #define SPORT0_MRCS1 0xFFC00854 /* SPORT0 Multi-Channel Receive Select Register 1 */
  145. #define SPORT0_MRCS2 0xFFC00858 /* SPORT0 Multi-Channel Receive Select Register 2 */
  146. #define SPORT0_MRCS3 0xFFC0085C /* SPORT0 Multi-Channel Receive Select Register 3 */
  147. /* SPORT1 Controller (0xFFC00900 - 0xFFC009FF) */
  148. #define SPORT1_TCR1 0xFFC00900 /* SPORT1 Transmit Configuration 1 Register */
  149. #define SPORT1_TCR2 0xFFC00904 /* SPORT1 Transmit Configuration 2 Register */
  150. #define SPORT1_TCLKDIV 0xFFC00908 /* SPORT1 Transmit Clock Divider */
  151. #define SPORT1_TFSDIV 0xFFC0090C /* SPORT1 Transmit Frame Sync Divider */
  152. #define SPORT1_TX 0xFFC00910 /* SPORT1 TX Data Register */
  153. #define SPORT1_RX 0xFFC00918 /* SPORT1 RX Data Register */
  154. #define SPORT1_RCR1 0xFFC00920 /* SPORT1 Transmit Configuration 1 Register */
  155. #define SPORT1_RCR2 0xFFC00924 /* SPORT1 Transmit Configuration 2 Register */
  156. #define SPORT1_RCLKDIV 0xFFC00928 /* SPORT1 Receive Clock Divider */
  157. #define SPORT1_RFSDIV 0xFFC0092C /* SPORT1 Receive Frame Sync Divider */
  158. #define SPORT1_STAT 0xFFC00930 /* SPORT1 Status Register */
  159. #define SPORT1_CHNL 0xFFC00934 /* SPORT1 Current Channel Register */
  160. #define SPORT1_MCMC1 0xFFC00938 /* SPORT1 Multi-Channel Configuration Register 1 */
  161. #define SPORT1_MCMC2 0xFFC0093C /* SPORT1 Multi-Channel Configuration Register 2 */
  162. #define SPORT1_MTCS0 0xFFC00940 /* SPORT1 Multi-Channel Transmit Select Register 0 */
  163. #define SPORT1_MTCS1 0xFFC00944 /* SPORT1 Multi-Channel Transmit Select Register 1 */
  164. #define SPORT1_MTCS2 0xFFC00948 /* SPORT1 Multi-Channel Transmit Select Register 2 */
  165. #define SPORT1_MTCS3 0xFFC0094C /* SPORT1 Multi-Channel Transmit Select Register 3 */
  166. #define SPORT1_MRCS0 0xFFC00950 /* SPORT1 Multi-Channel Receive Select Register 0 */
  167. #define SPORT1_MRCS1 0xFFC00954 /* SPORT1 Multi-Channel Receive Select Register 1 */
  168. #define SPORT1_MRCS2 0xFFC00958 /* SPORT1 Multi-Channel Receive Select Register 2 */
  169. #define SPORT1_MRCS3 0xFFC0095C /* SPORT1 Multi-Channel Receive Select Register 3 */
  170. /* Asynchronous Memory Controller - External Bus Interface Unit */
  171. #define EBIU_AMGCTL 0xFFC00A00 /* Asynchronous Memory Global Control Register */
  172. #define EBIU_AMBCTL0 0xFFC00A04 /* Asynchronous Memory Bank Control Register 0 */
  173. #define EBIU_AMBCTL1 0xFFC00A08 /* Asynchronous Memory Bank Control Register 1 */
  174. /* SDRAM Controller External Bus Interface Unit (0xFFC00A00 - 0xFFC00AFF) */
  175. #define EBIU_SDGCTL 0xFFC00A10 /* SDRAM Global Control Register */
  176. #define EBIU_SDBCTL 0xFFC00A14 /* SDRAM Bank Control Register */
  177. #define EBIU_SDRRC 0xFFC00A18 /* SDRAM Refresh Rate Control Register */
  178. #define EBIU_SDSTAT 0xFFC00A1C /* SDRAM Status Register */
  179. /* DMA Test Registers */
  180. #define DMA_CCOMP 0xFFC00B04 /* DMA Cycle Count Register */
  181. #define DMA_ACOMP 0xFFC00B00 /* Debug Compare Address Register */
  182. #define DMA_MISR 0xFFC00B08 /* MISR Register */
  183. #define DMA_TCPER 0xFFC00B0C /* Traffic Control Periods Register */
  184. #define DMA_TCCNT 0xFFC00B10 /* Traffic Control Current Counts Register */
  185. #define DMA_TMODE 0xFFC00B14 /* DMA Test Modes Register */
  186. #define DMA_TMCHAN 0xFFC00B18 /* DMA Testmode Selected Channel Register */
  187. #define DMA_TMSTAT 0xFFC00B1C /* DMA Testmode Channel Status Register */
  188. #define DMA_TMBD 0xFFC00B20 /* DMA Testmode DAB Bus Data Register */
  189. #define DMA_TMM0D 0xFFC00B24 /* DMA Testmode Mem0 Data Register */
  190. #define DMA_TMM1D 0xFFC00B28 /* DMA Testmode Mem1 Data Register */
  191. #define DMA_TMMA 0xFFC00B2C /* DMA Testmode Memory Address Register */
  192. /* DMA Controller (0xFFC00C00 - 0xFFC00FFF) */
  193. #define DMA0_CONFIG 0xFFC00C08 /* DMA Channel 0 Configuration Register */
  194. #define DMA0_NEXT_DESC_PTR 0xFFC00C00 /* DMA Channel 0 Next Descriptor Pointer Register */
  195. #define DMA0_START_ADDR 0xFFC00C04 /* DMA Channel 0 Start Address Register */
  196. #define DMA0_X_COUNT 0xFFC00C10 /* DMA Channel 0 X Count Register */
  197. #define DMA0_Y_COUNT 0xFFC00C18 /* DMA Channel 0 Y Count Register */
  198. #define DMA0_X_MODIFY 0xFFC00C14 /* DMA Channel 0 X Modify Register */
  199. #define DMA0_Y_MODIFY 0xFFC00C1C /* DMA Channel 0 Y Modify Register */
  200. #define DMA0_CURR_DESC_PTR 0xFFC00C20 /* DMA Channel 0 Current Descriptor Pointer Register */
  201. #define DMA0_CURR_ADDR 0xFFC00C24 /* DMA Channel 0 Current Address Register */
  202. #define DMA0_CURR_X_COUNT 0xFFC00C30 /* DMA Channel 0 Current X Count Register */
  203. #define DMA0_CURR_Y_COUNT 0xFFC00C38 /* DMA Channel 0 Current Y Count Register */
  204. #define DMA0_IRQ_STATUS 0xFFC00C28 /* DMA Channel 0 Interrupt/Status Register */
  205. #define DMA0_PERIPHERAL_MAP 0xFFC00C2C /* DMA Channel 0 Peripheral Map Register */
  206. #define DMA1_CONFIG 0xFFC00C48 /* DMA Channel 1 Configuration Register */
  207. #define DMA1_NEXT_DESC_PTR 0xFFC00C40 /* DMA Channel 1 Next Descriptor Pointer Register */
  208. #define DMA1_START_ADDR 0xFFC00C44 /* DMA Channel 1 Start Address Register */
  209. #define DMA1_X_COUNT 0xFFC00C50 /* DMA Channel 1 X Count Register */
  210. #define DMA1_Y_COUNT 0xFFC00C58 /* DMA Channel 1 Y Count Register */
  211. #define DMA1_X_MODIFY 0xFFC00C54 /* DMA Channel 1 X Modify Register */
  212. #define DMA1_Y_MODIFY 0xFFC00C5C /* DMA Channel 1 Y Modify Register */
  213. #define DMA1_CURR_DESC_PTR 0xFFC00C60 /* DMA Channel 1 Current Descriptor Pointer Register */
  214. #define DMA1_CURR_ADDR 0xFFC00C64 /* DMA Channel 1 Current Address Register */
  215. #define DMA1_CURR_X_COUNT 0xFFC00C70 /* DMA Channel 1 Current X Count Register */
  216. #define DMA1_CURR_Y_COUNT 0xFFC00C78 /* DMA Channel 1 Current Y Count Register */
  217. #define DMA1_IRQ_STATUS 0xFFC00C68 /* DMA Channel 1 Interrupt/Status Register */
  218. #define DMA1_PERIPHERAL_MAP 0xFFC00C6C /* DMA Channel 1 Peripheral Map Register */
  219. #define DMA2_CONFIG 0xFFC00C88 /* DMA Channel 2 Configuration Register */
  220. #define DMA2_NEXT_DESC_PTR 0xFFC00C80 /* DMA Channel 2 Next Descriptor Pointer Register */
  221. #define DMA2_START_ADDR 0xFFC00C84 /* DMA Channel 2 Start Address Register */
  222. #define DMA2_X_COUNT 0xFFC00C90 /* DMA Channel 2 X Count Register */
  223. #define DMA2_Y_COUNT 0xFFC00C98 /* DMA Channel 2 Y Count Register */
  224. #define DMA2_X_MODIFY 0xFFC00C94 /* DMA Channel 2 X Modify Register */
  225. #define DMA2_Y_MODIFY 0xFFC00C9C /* DMA Channel 2 Y Modify Register */
  226. #define DMA2_CURR_DESC_PTR 0xFFC00CA0 /* DMA Channel 2 Current Descriptor Pointer Register */
  227. #define DMA2_CURR_ADDR 0xFFC00CA4 /* DMA Channel 2 Current Address Register */
  228. #define DMA2_CURR_X_COUNT 0xFFC00CB0 /* DMA Channel 2 Current X Count Register */
  229. #define DMA2_CURR_Y_COUNT 0xFFC00CB8 /* DMA Channel 2 Current Y Count Register */
  230. #define DMA2_IRQ_STATUS 0xFFC00CA8 /* DMA Channel 2 Interrupt/Status Register */
  231. #define DMA2_PERIPHERAL_MAP 0xFFC00CAC /* DMA Channel 2 Peripheral Map Register */
  232. #define DMA3_CONFIG 0xFFC00CC8 /* DMA Channel 3 Configuration Register */
  233. #define DMA3_NEXT_DESC_PTR 0xFFC00CC0 /* DMA Channel 3 Next Descriptor Pointer Register */
  234. #define DMA3_START_ADDR 0xFFC00CC4 /* DMA Channel 3 Start Address Register */
  235. #define DMA3_X_COUNT 0xFFC00CD0 /* DMA Channel 3 X Count Register */
  236. #define DMA3_Y_COUNT 0xFFC00CD8 /* DMA Channel 3 Y Count Register */
  237. #define DMA3_X_MODIFY 0xFFC00CD4 /* DMA Channel 3 X Modify Register */
  238. #define DMA3_Y_MODIFY 0xFFC00CDC /* DMA Channel 3 Y Modify Register */
  239. #define DMA3_CURR_DESC_PTR 0xFFC00CE0 /* DMA Channel 3 Current Descriptor Pointer Register */
  240. #define DMA3_CURR_ADDR 0xFFC00CE4 /* DMA Channel 3 Current Address Register */
  241. #define DMA3_CURR_X_COUNT 0xFFC00CF0 /* DMA Channel 3 Current X Count Register */
  242. #define DMA3_CURR_Y_COUNT 0xFFC00CF8 /* DMA Channel 3 Current Y Count Register */
  243. #define DMA3_IRQ_STATUS 0xFFC00CE8 /* DMA Channel 3 Interrupt/Status Register */
  244. #define DMA3_PERIPHERAL_MAP 0xFFC00CEC /* DMA Channel 3 Peripheral Map Register */
  245. #define DMA4_CONFIG 0xFFC00D08 /* DMA Channel 4 Configuration Register */
  246. #define DMA4_NEXT_DESC_PTR 0xFFC00D00 /* DMA Channel 4 Next Descriptor Pointer Register */
  247. #define DMA4_START_ADDR 0xFFC00D04 /* DMA Channel 4 Start Address Register */
  248. #define DMA4_X_COUNT 0xFFC00D10 /* DMA Channel 4 X Count Register */
  249. #define DMA4_Y_COUNT 0xFFC00D18 /* DMA Channel 4 Y Count Register */
  250. #define DMA4_X_MODIFY 0xFFC00D14 /* DMA Channel 4 X Modify Register */
  251. #define DMA4_Y_MODIFY 0xFFC00D1C /* DMA Channel 4 Y Modify Register */
  252. #define DMA4_CURR_DESC_PTR 0xFFC00D20 /* DMA Channel 4 Current Descriptor Pointer Register */
  253. #define DMA4_CURR_ADDR 0xFFC00D24 /* DMA Channel 4 Current Address Register */
  254. #define DMA4_CURR_X_COUNT 0xFFC00D30 /* DMA Channel 4 Current X Count Register */
  255. #define DMA4_CURR_Y_COUNT 0xFFC00D38 /* DMA Channel 4 Current Y Count Register */
  256. #define DMA4_IRQ_STATUS 0xFFC00D28 /* DMA Channel 4 Interrupt/Status Register */
  257. #define DMA4_PERIPHERAL_MAP 0xFFC00D2C /* DMA Channel 4 Peripheral Map Register */
  258. #define DMA5_CONFIG 0xFFC00D48 /* DMA Channel 5 Configuration Register */
  259. #define DMA5_NEXT_DESC_PTR 0xFFC00D40 /* DMA Channel 5 Next Descriptor Pointer Register */
  260. #define DMA5_START_ADDR 0xFFC00D44 /* DMA Channel 5 Start Address Register */
  261. #define DMA5_X_COUNT 0xFFC00D50 /* DMA Channel 5 X Count Register */
  262. #define DMA5_Y_COUNT 0xFFC00D58 /* DMA Channel 5 Y Count Register */
  263. #define DMA5_X_MODIFY 0xFFC00D54 /* DMA Channel 5 X Modify Register */
  264. #define DMA5_Y_MODIFY 0xFFC00D5C /* DMA Channel 5 Y Modify Register */
  265. #define DMA5_CURR_DESC_PTR 0xFFC00D60 /* DMA Channel 5 Current Descriptor Pointer Register */
  266. #define DMA5_CURR_ADDR 0xFFC00D64 /* DMA Channel 5 Current Address Register */
  267. #define DMA5_CURR_X_COUNT 0xFFC00D70 /* DMA Channel 5 Current X Count Register */
  268. #define DMA5_CURR_Y_COUNT 0xFFC00D78 /* DMA Channel 5 Current Y Count Register */
  269. #define DMA5_IRQ_STATUS 0xFFC00D68 /* DMA Channel 5 Interrupt/Status Register */
  270. #define DMA5_PERIPHERAL_MAP 0xFFC00D6C /* DMA Channel 5 Peripheral Map Register */
  271. #define DMA6_CONFIG 0xFFC00D88 /* DMA Channel 6 Configuration Register */
  272. #define DMA6_NEXT_DESC_PTR 0xFFC00D80 /* DMA Channel 6 Next Descriptor Pointer Register */
  273. #define DMA6_START_ADDR 0xFFC00D84 /* DMA Channel 6 Start Address Register */
  274. #define DMA6_X_COUNT 0xFFC00D90 /* DMA Channel 6 X Count Register */
  275. #define DMA6_Y_COUNT 0xFFC00D98 /* DMA Channel 6 Y Count Register */
  276. #define DMA6_X_MODIFY 0xFFC00D94 /* DMA Channel 6 X Modify Register */
  277. #define DMA6_Y_MODIFY 0xFFC00D9C /* DMA Channel 6 Y Modify Register */
  278. #define DMA6_CURR_DESC_PTR 0xFFC00DA0 /* DMA Channel 6 Current Descriptor Pointer Register */
  279. #define DMA6_CURR_ADDR 0xFFC00DA4 /* DMA Channel 6 Current Address Register */
  280. #define DMA6_CURR_X_COUNT 0xFFC00DB0 /* DMA Channel 6 Current X Count Register */
  281. #define DMA6_CURR_Y_COUNT 0xFFC00DB8 /* DMA Channel 6 Current Y Count Register */
  282. #define DMA6_IRQ_STATUS 0xFFC00DA8 /* DMA Channel 6 Interrupt/Status Register */
  283. #define DMA6_PERIPHERAL_MAP 0xFFC00DAC /* DMA Channel 6 Peripheral Map Register */
  284. #define DMA7_CONFIG 0xFFC00DC8 /* DMA Channel 7 Configuration Register */
  285. #define DMA7_NEXT_DESC_PTR 0xFFC00DC0 /* DMA Channel 7 Next Descriptor Pointer Register */
  286. #define DMA7_START_ADDR 0xFFC00DC4 /* DMA Channel 7 Start Address Register */
  287. #define DMA7_X_COUNT 0xFFC00DD0 /* DMA Channel 7 X Count Register */
  288. #define DMA7_Y_COUNT 0xFFC00DD8 /* DMA Channel 7 Y Count Register */
  289. #define DMA7_X_MODIFY 0xFFC00DD4 /* DMA Channel 7 X Modify Register */
  290. #define DMA7_Y_MODIFY 0xFFC00DDC /* DMA Channel 7 Y Modify Register */
  291. #define DMA7_CURR_DESC_PTR 0xFFC00DE0 /* DMA Channel 7 Current Descriptor Pointer Register */
  292. #define DMA7_CURR_ADDR 0xFFC00DE4 /* DMA Channel 7 Current Address Register */
  293. #define DMA7_CURR_X_COUNT 0xFFC00DF0 /* DMA Channel 7 Current X Count Register */
  294. #define DMA7_CURR_Y_COUNT 0xFFC00DF8 /* DMA Channel 7 Current Y Count Register */
  295. #define DMA7_IRQ_STATUS 0xFFC00DE8 /* DMA Channel 7 Interrupt/Status Register */
  296. #define DMA7_PERIPHERAL_MAP 0xFFC00DEC /* DMA Channel 7 Peripheral Map Register */
  297. #define MDMA_D1_CONFIG 0xFFC00E88 /* MemDMA Stream 1 Destination Configuration Register */
  298. #define MDMA_D1_NEXT_DESC_PTR 0xFFC00E80 /* MemDMA Stream 1 Destination Next Descriptor Pointer Register */
  299. #define MDMA_D1_START_ADDR 0xFFC00E84 /* MemDMA Stream 1 Destination Start Address Register */
  300. #define MDMA_D1_X_COUNT 0xFFC00E90 /* MemDMA Stream 1 Destination X Count Register */
  301. #define MDMA_D1_Y_COUNT 0xFFC00E98 /* MemDMA Stream 1 Destination Y Count Register */
  302. #define MDMA_D1_X_MODIFY 0xFFC00E94 /* MemDMA Stream 1 Destination X Modify Register */
  303. #define MDMA_D1_Y_MODIFY 0xFFC00E9C /* MemDMA Stream 1 Destination Y Modify Register */
  304. #define MDMA_D1_CURR_DESC_PTR 0xFFC00EA0 /* MemDMA Stream 1 Destination Current Descriptor Pointer Register */
  305. #define MDMA_D1_CURR_ADDR 0xFFC00EA4 /* MemDMA Stream 1 Destination Current Address Register */
  306. #define MDMA_D1_CURR_X_COUNT 0xFFC00EB0 /* MemDMA Stream 1 Destination Current X Count Register */
  307. #define MDMA_D1_CURR_Y_COUNT 0xFFC00EB8 /* MemDMA Stream 1 Destination Current Y Count Register */
  308. #define MDMA_D1_IRQ_STATUS 0xFFC00EA8 /* MemDMA Stream 1 Destination Interrupt/Status Register */
  309. #define MDMA_D1_PERIPHERAL_MAP 0xFFC00EAC /* MemDMA Stream 1 Destination Peripheral Map Register */
  310. #define MDMA_S1_CONFIG 0xFFC00EC8 /* MemDMA Stream 1 Source Configuration Register */
  311. #define MDMA_S1_NEXT_DESC_PTR 0xFFC00EC0 /* MemDMA Stream 1 Source Next Descriptor Pointer Register */
  312. #define MDMA_S1_START_ADDR 0xFFC00EC4 /* MemDMA Stream 1 Source Start Address Register */
  313. #define MDMA_S1_X_COUNT 0xFFC00ED0 /* MemDMA Stream 1 Source X Count Register */
  314. #define MDMA_S1_Y_COUNT 0xFFC00ED8 /* MemDMA Stream 1 Source Y Count Register */
  315. #define MDMA_S1_X_MODIFY 0xFFC00ED4 /* MemDMA Stream 1 Source X Modify Register */
  316. #define MDMA_S1_Y_MODIFY 0xFFC00EDC /* MemDMA Stream 1 Source Y Modify Register */
  317. #define MDMA_S1_CURR_DESC_PTR 0xFFC00EE0 /* MemDMA Stream 1 Source Current Descriptor Pointer Register */
  318. #define MDMA_S1_CURR_ADDR 0xFFC00EE4 /* MemDMA Stream 1 Source Current Address Register */
  319. #define MDMA_S1_CURR_X_COUNT 0xFFC00EF0 /* MemDMA Stream 1 Source Current X Count Register */
  320. #define MDMA_S1_CURR_Y_COUNT 0xFFC00EF8 /* MemDMA Stream 1 Source Current Y Count Register */
  321. #define MDMA_S1_IRQ_STATUS 0xFFC00EE8 /* MemDMA Stream 1 Source Interrupt/Status Register */
  322. #define MDMA_S1_PERIPHERAL_MAP 0xFFC00EEC /* MemDMA Stream 1 Source Peripheral Map Register */
  323. #define MDMA_D0_CONFIG 0xFFC00E08 /* MemDMA Stream 0 Destination Configuration Register */
  324. #define MDMA_D0_NEXT_DESC_PTR 0xFFC00E00 /* MemDMA Stream 0 Destination Next Descriptor Pointer Register */
  325. #define MDMA_D0_START_ADDR 0xFFC00E04 /* MemDMA Stream 0 Destination Start Address Register */
  326. #define MDMA_D0_X_COUNT 0xFFC00E10 /* MemDMA Stream 0 Destination X Count Register */
  327. #define MDMA_D0_Y_COUNT 0xFFC00E18 /* MemDMA Stream 0 Destination Y Count Register */
  328. #define MDMA_D0_X_MODIFY 0xFFC00E14 /* MemDMA Stream 0 Destination X Modify Register */
  329. #define MDMA_D0_Y_MODIFY 0xFFC00E1C /* MemDMA Stream 0 Destination Y Modify Register */
  330. #define MDMA_D0_CURR_DESC_PTR 0xFFC00E20 /* MemDMA Stream 0 Destination Current Descriptor Pointer Register */
  331. #define MDMA_D0_CURR_ADDR 0xFFC00E24 /* MemDMA Stream 0 Destination Current Address Register */
  332. #define MDMA_D0_CURR_X_COUNT 0xFFC00E30 /* MemDMA Stream 0 Destination Current X Count Register */
  333. #define MDMA_D0_CURR_Y_COUNT 0xFFC00E38 /* MemDMA Stream 0 Destination Current Y Count Register */
  334. #define MDMA_D0_IRQ_STATUS 0xFFC00E28 /* MemDMA Stream 0 Destination Interrupt/Status Register */
  335. #define MDMA_D0_PERIPHERAL_MAP 0xFFC00E2C /* MemDMA Stream 0 Destination Peripheral Map Register */
  336. #define MDMA_S0_CONFIG 0xFFC00E48 /* MemDMA Stream 0 Source Configuration Register */
  337. #define MDMA_S0_NEXT_DESC_PTR 0xFFC00E40 /* MemDMA Stream 0 Source Next Descriptor Pointer Register */
  338. #define MDMA_S0_START_ADDR 0xFFC00E44 /* MemDMA Stream 0 Source Start Address Register */
  339. #define MDMA_S0_X_COUNT 0xFFC00E50 /* MemDMA Stream 0 Source X Count Register */
  340. #define MDMA_S0_Y_COUNT 0xFFC00E58 /* MemDMA Stream 0 Source Y Count Register */
  341. #define MDMA_S0_X_MODIFY 0xFFC00E54 /* MemDMA Stream 0 Source X Modify Register */
  342. #define MDMA_S0_Y_MODIFY 0xFFC00E5C /* MemDMA Stream 0 Source Y Modify Register */
  343. #define MDMA_S0_CURR_DESC_PTR 0xFFC00E60 /* MemDMA Stream 0 Source Current Descriptor Pointer Register */
  344. #define MDMA_S0_CURR_ADDR 0xFFC00E64 /* MemDMA Stream 0 Source Current Address Register */
  345. #define MDMA_S0_CURR_X_COUNT 0xFFC00E70 /* MemDMA Stream 0 Source Current X Count Register */
  346. #define MDMA_S0_CURR_Y_COUNT 0xFFC00E78 /* MemDMA Stream 0 Source Current Y Count Register */
  347. #define MDMA_S0_IRQ_STATUS 0xFFC00E68 /* MemDMA Stream 0 Source Interrupt/Status Register */
  348. #define MDMA_S0_PERIPHERAL_MAP 0xFFC00E6C /* MemDMA Stream 0 Source Peripheral Map Register */
  349. /* Parallel Peripheral Interface (PPI) (0xFFC01000 - 0xFFC010FF) */
  350. #define PPI_CONTROL 0xFFC01000 /* PPI Control Register */
  351. #define PPI_STATUS 0xFFC01004 /* PPI Status Register */
  352. #define PPI_COUNT 0xFFC01008 /* PPI Transfer Count Register */
  353. #define PPI_DELAY 0xFFC0100C /* PPI Delay Count Register */
  354. #define PPI_FRAME 0xFFC01010 /* PPI Frame Length Register */
  355. /*
  356. * System MMR Register Bits
  357. */
  358. /*
  359. * PLL AND RESET MASKS
  360. */
  361. /* PLL_CTL Masks */
  362. #define PLL_CLKIN 0x00000000 /* Pass CLKIN to PLL */
  363. #define PLL_CLKIN_DIV2 0x00000001 /* Pass CLKIN/2 to PLL */
  364. #define PLL_OFF 0x00000002 /* Shut off PLL clocks */
  365. #define STOPCK_OFF 0x00000008 /* Core clock off */
  366. #define PDWN 0x00000020 /* Put the PLL in a Deep Sleep state */
  367. #define BYPASS 0x00000100 /* Bypass the PLL */
  368. /* PLL_DIV Masks */
  369. #define SCLK_DIV(x) (x) /* SCLK = VCO / x */
  370. #define CCLK_DIV1 0x00000000 /* CCLK = VCO / 1 */
  371. #define CCLK_DIV2 0x00000010 /* CCLK = VCO / 2 */
  372. #define CCLK_DIV4 0x00000020 /* CCLK = VCO / 4 */
  373. #define CCLK_DIV8 0x00000030 /* CCLK = VCO / 8 */
  374. /* SWRST Mask */
  375. #define SYSTEM_RESET 0x00000007 /* Initiates a system software reset */
  376. /*
  377. * SYSTEM INTERRUPT CONTROLLER MASKS
  378. */
  379. /* SIC_IAR0 Masks */
  380. #define P0_IVG(x) ((x)-7) /* Peripheral #0 assigned IVG #x */
  381. #define P1_IVG(x) ((x)-7) << 0x4 /* Peripheral #1 assigned IVG #x */
  382. #define P2_IVG(x) ((x)-7) << 0x8 /* Peripheral #2 assigned IVG #x */
  383. #define P3_IVG(x) ((x)-7) << 0xC /* Peripheral #3 assigned IVG #x */
  384. #define P4_IVG(x) ((x)-7) << 0x10 /* Peripheral #4 assigned IVG #x */
  385. #define P5_IVG(x) ((x)-7) << 0x14 /* Peripheral #5 assigned IVG #x */
  386. #define P6_IVG(x) ((x)-7) << 0x18 /* Peripheral #6 assigned IVG #x */
  387. #define P7_IVG(x) ((x)-7) << 0x1C /* Peripheral #7 assigned IVG #x */
  388. /* SIC_IAR1 Masks */
  389. #define P8_IVG(x) ((x)-7) /* Peripheral #8 assigned IVG #x */
  390. #define P9_IVG(x) ((x)-7) << 0x4 /* Peripheral #9 assigned IVG #x */
  391. #define P10_IVG(x) ((x)-7) << 0x8 /* Peripheral #10 assigned IVG #x */
  392. #define P11_IVG(x) ((x)-7) << 0xC /* Peripheral #11 assigned IVG #x */
  393. #define P12_IVG(x) ((x)-7) << 0x10 /* Peripheral #12 assigned IVG #x */
  394. #define P13_IVG(x) ((x)-7) << 0x14 /* Peripheral #13 assigned IVG #x */
  395. #define P14_IVG(x) ((x)-7) << 0x18 /* Peripheral #14 assigned IVG #x */
  396. #define P15_IVG(x) ((x)-7) << 0x1C /* Peripheral #15 assigned IVG #x */
  397. /* SIC_IAR2 Masks */
  398. #define P16_IVG(x) ((x)-7) /* Peripheral #16 assigned IVG #x */
  399. #define P17_IVG(x) ((x)-7) << 0x4 /* Peripheral #17 assigned IVG #x */
  400. #define P18_IVG(x) ((x)-7) << 0x8 /* Peripheral #18 assigned IVG #x */
  401. #define P19_IVG(x) ((x)-7) << 0xC /* Peripheral #19 assigned IVG #x */
  402. #define P20_IVG(x) ((x)-7) << 0x10 /* Peripheral #20 assigned IVG #x */
  403. #define P21_IVG(x) ((x)-7) << 0x14 /* Peripheral #21 assigned IVG #x */
  404. #define P22_IVG(x) ((x)-7) << 0x18 /* Peripheral #22 assigned IVG #x */
  405. #define P23_IVG(x) ((x)-7) << 0x1C /* Peripheral #23 assigned IVG #x */
  406. /* SIC_IMASK Masks */
  407. #define SIC_UNMASK_ALL 0x00000000 /* Unmask all peripheral interrupts */
  408. #define SIC_MASK_ALL 0xFFFFFFFF /* Mask all peripheral interrupts */
  409. #define SIC_MASK(x) (1 << (x)) /* Mask Peripheral #x interrupt */
  410. #define SIC_UNMASK(x) (0xFFFFFFFF ^ (1 << (x))) /* Unmask Peripheral #x interrupt */
  411. /* SIC_IWR Masks */
  412. #define IWR_DISABLE_ALL 0x00000000 /* Wakeup Disable all peripherals */
  413. #define IWR_ENABLE_ALL 0xFFFFFFFF /* Wakeup Enable all peripherals */
  414. #define IWR_ENABLE(x) (1 << (x)) /* Wakeup Enable Peripheral #x */
  415. #define IWR_DISABLE(x) (0xFFFFFFFF ^ (1 << (x))) /* Wakeup Disable Peripheral #x */
  416. /*
  417. * WATCHDOG TIMER MASKS
  418. */
  419. /* Watchdog Timer WDOG_CTL Register */
  420. #define ICTL(x) ((x<<1) & 0x0006)
  421. #define ENABLE_RESET 0x00000000 /* Set Watchdog Timer to generate reset */
  422. #define ENABLE_NMI 0x00000002 /* Set Watchdog Timer to generate non-maskable interrupt */
  423. #define ENABLE_GPI 0x00000004 /* Set Watchdog Timer to generate general-purpose interrupt */
  424. #define DISABLE_EVT 0x00000006 /* Disable Watchdog Timer interrupts */
  425. #define TMR_EN 0x0000
  426. #define TMR_DIS 0x0AD0
  427. #define TRO 0x8000
  428. #define ICTL_P0 0x01
  429. #define ICTL_P1 0x02
  430. #define TRO_P 0x0F
  431. /* RTC_STAT and RTC_ALARM register */
  432. #define RTSEC 0x0000003F /* Real-Time Clock Seconds */
  433. #define RTMIN 0x00000FC0 /* Real-Time Clock Minutes */
  434. #define RTHR 0x0001F000 /* Real-Time Clock Hours */
  435. #define RTDAY 0xFFFE0000 /* Real-Time Clock Days */
  436. /* RTC_ICTL register */
  437. #define SWIE 0x0001 /* Stopwatch Interrupt Enable */
  438. #define AIE 0x0002 /* Alarm Interrupt Enable */
  439. #define SIE 0x0004 /* Seconds (1 Hz) Interrupt Enable */
  440. #define MIE 0x0008 /* Minutes Interrupt Enable */
  441. #define HIE 0x0010 /* Hours Interrupt Enable */
  442. #define DIE 0x0020 /* 24 Hours (Days) Interrupt Enable */
  443. #define DAIE 0x0040 /* Day Alarm (Day, Hour, Minute, Second) Interrupt Enable */
  444. #define WCIE 0x8000 /* Write Complete Interrupt Enable */
  445. /* RTC_ISTAT register */
  446. #define SWEF 0x0001 /* Stopwatch Event Flag */
  447. #define AEF 0x0002 /* Alarm Event Flag */
  448. #define SEF 0x0004 /* Seconds (1 Hz) Event Flag */
  449. #define MEF 0x0008 /* Minutes Event Flag */
  450. #define HEF 0x0010 /* Hours Event Flag */
  451. #define DEF 0x0020 /* 24 Hours (Days) Event Flag */
  452. #define DAEF 0x0040 /* Day Alarm (Day, Hour, Minute, Second) Event Flag */
  453. #define WPS 0x4000 /* Write Pending Status (RO) */
  454. #define WCOM 0x8000 /* Write Complete */
  455. /* RTC_FAST Mask (RTC_PREN Mask) */
  456. #define ENABLE_PRESCALE 0x00000001 /* Enable prescaler so RTC runs at 1 Hz */
  457. #define PREN 0x00000001 /* ** Must be set after power-up for proper operation of RTC */
  458. /*
  459. * UART CONTROLLER MASKS
  460. */
  461. /* UART_LCR Register */
  462. #define DLAB 0x80
  463. #define SB 0x40
  464. #define STP 0x20
  465. #define EPS 0x10
  466. #define PEN 0x08
  467. #define STB 0x04
  468. #define WLS(x) ((x-5) & 0x03)
  469. #define DLAB_P 0x07
  470. #define SB_P 0x06
  471. #define STP_P 0x05
  472. #define EPS_P 0x04
  473. #define PEN_P 0x03
  474. #define STB_P 0x02
  475. #define WLS_P1 0x01
  476. #define WLS_P0 0x00
  477. /* UART_MCR Register */
  478. #define LOOP_ENA 0x10
  479. #define LOOP_ENA_P 0x04
  480. /* UART_LSR Register */
  481. #define TEMT 0x40
  482. #define THRE 0x20
  483. #define BI 0x10
  484. #define FE 0x08
  485. #define PE 0x04
  486. #define OE 0x02
  487. #define DR 0x01
  488. #define TEMP_P 0x06
  489. #define THRE_P 0x05
  490. #define BI_P 0x04
  491. #define FE_P 0x03
  492. #define PE_P 0x02
  493. #define OE_P 0x01
  494. #define DR_P 0x00
  495. /* UART_IER Register */
  496. #define ELSI 0x04
  497. #define ETBEI 0x02
  498. #define ERBFI 0x01
  499. #define ELSI_P 0x02
  500. #define ETBEI_P 0x01
  501. #define ERBFI_P 0x00
  502. /* UART_IIR Register */
  503. #define STATUS(x) ((x << 1) & 0x06)
  504. #define NINT 0x01
  505. #define STATUS_P1 0x02
  506. #define STATUS_P0 0x01
  507. #define NINT_P 0x00
  508. /* UART_GCTL Register */
  509. #define FFE 0x20
  510. #define FPE 0x10
  511. #define RPOLC 0x08
  512. #define TPOLC 0x04
  513. #define IREN 0x02
  514. #define UCEN 0x01
  515. #define FFE_P 0x05
  516. #define FPE_P 0x04
  517. #define RPOLC_P 0x03
  518. #define TPOLC_P 0x02
  519. #define IREN_P 0x01
  520. #define UCEN_P 0x00
  521. /*
  522. * SERIAL PORT MASKS
  523. */
  524. /* SPORTx_TCR1 Masks */
  525. #define TSPEN 0x0001 /* TX enable */
  526. #define ITCLK 0x0002 /* Internal TX Clock Select */
  527. #define TDTYPE 0x000C /* TX Data Formatting Select */
  528. #define TLSBIT 0x0010 /* TX Bit Order */
  529. #define ITFS 0x0200 /* Internal TX Frame Sync Select */
  530. #define TFSR 0x0400 /* TX Frame Sync Required Select */
  531. #define DITFS 0x0800 /* Data Independent TX Frame Sync Select */
  532. #define LTFS 0x1000 /* Low TX Frame Sync Select */
  533. #define LATFS 0x2000 /* Late TX Frame Sync Select */
  534. #define TCKFE 0x4000 /* TX Clock Falling Edge Select */
  535. /* SPORTx_TCR2 Masks */
  536. #define SLEN 0x001F /*TX Word Length */
  537. #define TXSE 0x0100 /*TX Secondary Enable */
  538. #define TSFSE 0x0200 /*TX Stereo Frame Sync Enable */
  539. #define TRFST 0x0400 /*TX Right-First Data Order */
  540. /* SPORTx_RCR1 Masks */
  541. #define RSPEN 0x0001 /* RX enable */
  542. #define IRCLK 0x0002 /* Internal RX Clock Select */
  543. #define RDTYPE 0x000C /* RX Data Formatting Select */
  544. #define RULAW 0x0008 /* u-Law enable */
  545. #define RALAW 0x000C /* A-Law enable */
  546. #define RLSBIT 0x0010 /* RX Bit Order */
  547. #define IRFS 0x0200 /* Internal RX Frame Sync Select */
  548. #define RFSR 0x0400 /* RX Frame Sync Required Select */
  549. #define LRFS 0x1000 /* Low RX Frame Sync Select */
  550. #define LARFS 0x2000 /* Late RX Frame Sync Select */
  551. #define RCKFE 0x4000 /* RX Clock Falling Edge Select */
  552. /* SPORTx_RCR2 Masks */
  553. #define SLEN 0x001F /* RX Word Length */
  554. #define RXSE 0x0100 /* RX Secondary Enable */
  555. #define RSFSE 0x0200 /* RX Stereo Frame Sync Enable */
  556. #define RRFST 0x0400 /* Right-First Data Order */
  557. /* SPORTx_STAT Masks */
  558. #define RXNE 0x0001 /* RX FIFO Not Empty Status */
  559. #define RUVF 0x0002 /* RX Underflow Status */
  560. #define ROVF 0x0004 /* RX Overflow Status */
  561. #define TXF 0x0008 /* TX FIFO Full Status */
  562. #define TUVF 0x0010 /* TX Underflow Status */
  563. #define TOVF 0x0020 /* TX Overflow Status */
  564. #define TXHRE 0x0040 /* TX Hold Register Empty */
  565. /* SPORTx_MCMC1 Masks */
  566. #define WSIZE 0x0000F000 /* Multichannel Window Size Field */
  567. #define WOFF 0x000003FF /* /Multichannel Window Offset Field */
  568. /* SPORTx_MCMC2 Masks */
  569. #define MCCRM 0x00000003 /* Multichannel Clock Recovery Mode */
  570. #define MCDTXPE 0x00000004 /* Multichannel DMA Transmit Packing */
  571. #define MCDRXPE 0x00000008 /* Multichannel DMA Receive Packing */
  572. #define MCMEN 0x00000010 /* Multichannel Frame Mode Enable */
  573. #define FSDR 0x00000080 /* Multichannel Frame Sync to Data Relationship */
  574. #define MFD 0x0000F000 /* Multichannel Frame Delay */
  575. /*
  576. * PARALLEL PERIPHERAL INTERFACE (PPI) MASKS
  577. */
  578. /* PPI_CONTROL Masks */
  579. #define PORT_EN 0x00000001 /* PPI Port Enable */
  580. #define PORT_DIR 0x00000002 /* PPI Port Direction */
  581. #define XFR_TYPE 0x0000000C /* PPI Transfer Type */
  582. #define PORT_CFG 0x00000030 /* PPI Port Configuration */
  583. #define FLD_SEL 0x00000040 /* PPI Active Field Select */
  584. #define PACK_EN 0x00000080 /* PPI Packing Mode */
  585. #define DMA32 0x00000100 /* PPI 32-bit DMA Enable */
  586. #define SKIP_EN 0x00000200 /* PPI Skip Element Enable */
  587. #define SKIP_EO 0x00000400 /* PPI Skip Even/Odd Elements */
  588. #define DLENGTH 0x00003800 /* PPI Data Length */
  589. #define DLEN_8 0x0 /* PPI Data Length mask for DLEN=8 */
  590. #define DLEN(x) (((x-9) & 0x07) << 11) /* PPI Data Length (only works for x=10-->x=16) */
  591. #define POL 0x0000C000 /* PPI Signal Polarities */
  592. /* PPI_STATUS Masks */
  593. #define FLD 0x00000400 /* Field Indicator */
  594. #define FT_ERR 0x00000800 /* Frame Track Error */
  595. #define OVR 0x00001000 /* FIFO Overflow Error */
  596. #define UNDR 0x00002000 /* FIFO Underrun Error */
  597. #define ERR_DET 0x00004000 /* Error Detected Indicator */
  598. #define ERR_NCOR 0x00008000 /* Error Not Corrected Indicator */
  599. /*
  600. * DMA CONTROLLER MASKS
  601. */
  602. /* DMAx_CONFIG, MDMA_yy_CONFIG Masks */
  603. #define DMAEN 0x00000001 /* Channel Enable */
  604. #define WNR 0x00000002 /* Channel Direction (W/R*) */
  605. #define WDSIZE_8 0x00000000 /* Word Size 8 bits */
  606. #define WDSIZE_16 0x00000004 /* Word Size 16 bits */
  607. #define WDSIZE_32 0x00000008 /* Word Size 32 bits */
  608. #define DMA2D 0x00000010 /* 2D/1D* Mode */
  609. #define RESTART 0x00000020 /* Restart */
  610. #define DI_SEL 0x00000040 /* Data Interrupt Select */
  611. #define DI_EN 0x00000080 /* Data Interrupt Enable */
  612. #define NDSIZE 0x00000900 /* Next Descriptor Size */
  613. #define FLOW 0x00007000 /* Flow Control */
  614. #define DMAEN_P 0 /* Channel Enable */
  615. #define WNR_P 1 /* Channel Direction (W/R*) */
  616. #define DMA2D_P 4 /* 2D/1D* Mode */
  617. #define RESTART_P 5 /* Restart */
  618. #define DI_SEL_P 6 /* Data Interrupt Select */
  619. #define DI_EN_P 7 /* Data Interrupt Enable */
  620. /* DMAx_IRQ_STATUS, MDMA_yy_IRQ_STATUS Masks */
  621. #define DMA_DONE 0x00000001 /* DMA Done Indicator */
  622. #define DMA_ERR 0x00000002 /* DMA Error Indicator */
  623. #define DFETCH 0x00000004 /* Descriptor Fetch Indicator */
  624. #define DMA_RUN 0x00000008 /* DMA Running Indicator */
  625. #define DMA_DONE_P 0 /* DMA Done Indicator */
  626. #define DMA_ERR_P 1 /* DMA Error Indicator */
  627. #define DFETCH_P 2 /* Descriptor Fetch Indicator */
  628. #define DMA_RUN_P 3 /* DMA Running Indicator */
  629. /* DMAx_PERIPHERAL_MAP, MDMA_yy_PERIPHERAL_MAP Masks */
  630. #define CTYPE 0x00000040 /* DMA Channel Type Indicator */
  631. #define CTYPE_P 6 /* DMA Channel Type Indicator BIT POSITION */
  632. #define PCAP8 0x00000080 /* DMA 8-bit Operation Indicator */
  633. #define PCAP16 0x00000100 /* DMA 16-bit Operation Indicator */
  634. #define PCAP32 0x00000200 /* DMA 32-bit Operation Indicator */
  635. #define PCAPWR 0x00000400 /* DMA Write Operation Indicator */
  636. #define PCAPRD 0x00000800 /* DMA Read Operation Indicator */
  637. #define PMAP 0x00007000 /* DMA Peripheral Map Field */
  638. /*
  639. * GENERAL PURPOSE TIMER MASKS
  640. */
  641. /* PWM Timer bit definitions */
  642. /* TIMER_ENABLE Register */
  643. #define TIMEN0 0x0001
  644. #define TIMEN1 0x0002
  645. #define TIMEN2 0x0004
  646. #define TIMEN0_P 0x00
  647. #define TIMEN1_P 0x01
  648. #define TIMEN2_P 0x02
  649. /* TIMER_DISABLE Register */
  650. #define TIMDIS0 0x0001
  651. #define TIMDIS1 0x0002
  652. #define TIMDIS2 0x0004
  653. #define TIMDIS0_P 0x00
  654. #define TIMDIS1_P 0x01
  655. #define TIMDIS2_P 0x02
  656. /* TIMER_STATUS Register */
  657. #define TIMIL0 0x0001
  658. #define TIMIL1 0x0002
  659. #define TIMIL2 0x0004
  660. #define TOVL_ERR0 0x0010
  661. #define TOVL_ERR1 0x0020
  662. #define TOVL_ERR2 0x0040
  663. #define TRUN0 0x1000
  664. #define TRUN1 0x2000
  665. #define TRUN2 0x4000
  666. #define TIMIL0_P 0x00
  667. #define TIMIL1_P 0x01
  668. #define TIMIL2_P 0x02
  669. #define TOVL_ERR0_P 0x04
  670. #define TOVL_ERR1_P 0x05
  671. #define TOVL_ERR2_P 0x06
  672. #define TRUN0_P 0x0C
  673. #define TRUN1_P 0x0D
  674. #define TRUN2_P 0x0E
  675. /* TIMERx_CONFIG Registers */
  676. #define PWM_OUT 0x0001
  677. #define WDTH_CAP 0x0002
  678. #define EXT_CLK 0x0003
  679. #define PULSE_HI 0x0004
  680. #define PERIOD_CNT 0x0008
  681. #define IRQ_ENA 0x0010
  682. #define TIN_SEL 0x0020
  683. #define OUT_DIS 0x0040
  684. #define CLK_SEL 0x0080
  685. #define TOGGLE_HI 0x0100
  686. #define EMU_RUN 0x0200
  687. #define ERR_TYP(x) ((x & 0x03) << 14)
  688. #define TMODE_P0 0x00
  689. #define TMODE_P1 0x01
  690. #define PULSE_HI_P 0x02
  691. #define PERIOD_CNT_P 0x03
  692. #define IRQ_ENA_P 0x04
  693. #define TIN_SEL_P 0x05
  694. #define OUT_DIS_P 0x06
  695. #define CLK_SEL_P 0x07
  696. #define TOGGLE_HI_P 0x08
  697. #define EMU_RUN_P 0x09
  698. #define ERR_TYP_P0 0x0E
  699. #define ERR_TYP_P1 0x0F
  700. /*
  701. * PROGRAMMABLE FLAG MASKS
  702. */
  703. /* General Purpose IO (0xFFC00700 - 0xFFC007FF) Masks */
  704. #define PF0 0x0001
  705. #define PF1 0x0002
  706. #define PF2 0x0004
  707. #define PF3 0x0008
  708. #define PF4 0x0010
  709. #define PF5 0x0020
  710. #define PF6 0x0040
  711. #define PF7 0x0080
  712. #define PF8 0x0100
  713. #define PF9 0x0200
  714. #define PF10 0x0400
  715. #define PF11 0x0800
  716. #define PF12 0x1000
  717. #define PF13 0x2000
  718. #define PF14 0x4000
  719. #define PF15 0x8000
  720. /* General Purpose IO (0xFFC00700 - 0xFFC007FF) BIT POSITIONS */
  721. #define PF0_P 0
  722. #define PF1_P 1
  723. #define PF2_P 2
  724. #define PF3_P 3
  725. #define PF4_P 4
  726. #define PF5_P 5
  727. #define PF6_P 6
  728. #define PF7_P 7
  729. #define PF8_P 8
  730. #define PF9_P 9
  731. #define PF10_P 10
  732. #define PF11_P 11
  733. #define PF12_P 12
  734. #define PF13_P 13
  735. #define PF14_P 14
  736. #define PF15_P 15
  737. /*
  738. * SERIAL PERIPHERAL INTERFACE (SPI) MASKS
  739. */
  740. /* SPI_CTL Masks */
  741. #define TIMOD 0x00000003 /* Transfer initiation mode and interrupt generation */
  742. #define SZ 0x00000004 /* Send Zero (=0) or last (=1) word when TDBR empty. */
  743. #define GM 0x00000008 /* When RDBR full, get more (=1) data or discard (=0) incoming Data */
  744. #define PSSE 0x00000010 /* Enable (=1) Slave-Select input for Master. */
  745. #define EMISO 0x00000020 /* Enable (=1) MISO pin as an output. */
  746. #define SIZE 0x00000100 /* Word length (0 => 8 bits, 1 => 16 bits) */
  747. #define LSBF 0x00000200 /* Data format (0 => MSB sent/received first 1 => LSB sent/received first) */
  748. #define CPHA 0x00000400 /* Clock phase (0 => SPICLK starts toggling in middle of xfer, 1 => SPICLK toggles at the beginning of xfer. */
  749. #define CPOL 0x00000800 /* Clock polarity (0 => active-high, 1 => active-low) */
  750. #define MSTR 0x00001000 /* Configures SPI as master (=1) or slave (=0) */
  751. #define WOM 0x00002000 /* Open drain (=1) data output enable (for MOSI and MISO) */
  752. #define SPE 0x00004000 /* SPI module enable (=1), disable (=0) */
  753. /* SPI_FLG Masks */
  754. #define FLS1 0x00000002 /* Enables (=1) SPI_FLOUT1 as flag output for SPI Slave-select */
  755. #define FLS2 0x00000004 /* Enables (=1) SPI_FLOUT2 as flag output for SPI Slave-select */
  756. #define FLS3 0x00000008 /* Enables (=1) SPI_FLOUT3 as flag output for SPI Slave-select */
  757. #define FLS4 0x00000010 /* Enables (=1) SPI_FLOUT4 as flag output for SPI Slave-select */
  758. #define FLS5 0x00000020 /* Enables (=1) SPI_FLOUT5 as flag output for SPI Slave-select */
  759. #define FLS6 0x00000040 /* Enables (=1) SPI_FLOUT6 as flag output for SPI Slave-select */
  760. #define FLS7 0x00000080 /* Enables (=1) SPI_FLOUT7 as flag output for SPI Slave-select */
  761. #define FLG1 0x00000200 /* Activates (=0) SPI_FLOUT1 as flag output for SPI Slave-select */
  762. #define FLG2 0x00000400 /* Activates (=0) SPI_FLOUT2 as flag output for SPI Slave-select */
  763. #define FLG3 0x00000800 /* Activates (=0) SPI_FLOUT3 as flag output for SPI Slave-select */
  764. #define FLG4 0x00001000 /* Activates (=0) SPI_FLOUT4 as flag output for SPI Slave-select */
  765. #define FLG5 0x00002000 /* Activates (=0) SPI_FLOUT5 as flag output for SPI Slave-select */
  766. #define FLG6 0x00004000 /* Activates (=0) SPI_FLOUT6 as flag output for SPI Slave-select */
  767. #define FLG7 0x00008000 /* Activates (=0) SPI_FLOUT7 as flag output for SPI Slave-select */
  768. /* SPI_FLG Bit Positions */
  769. #define FLS1_P 0x00000001 /* Enables (=1) SPI_FLOUT1 as flag output for SPI Slave-select */
  770. #define FLS2_P 0x00000002 /* Enables (=1) SPI_FLOUT2 as flag output for SPI Slave-select */
  771. #define FLS3_P 0x00000003 /* Enables (=1) SPI_FLOUT3 as flag output for SPI Slave-select */
  772. #define FLS4_P 0x00000004 /* Enables (=1) SPI_FLOUT4 as flag output for SPI Slave-select */
  773. #define FLS5_P 0x00000005 /* Enables (=1) SPI_FLOUT5 as flag output for SPI Slave-select */
  774. #define FLS6_P 0x00000006 /* Enables (=1) SPI_FLOUT6 as flag output for SPI Slave-select */
  775. #define FLS7_P 0x00000007 /* Enables (=1) SPI_FLOUT7 as flag output for SPI Slave-select */
  776. #define FLG1_P 0x00000009 /* Activates (=0) SPI_FLOUT1 as flag output for SPI Slave-select */
  777. #define FLG2_P 0x0000000A /* Activates (=0) SPI_FLOUT2 as flag output for SPI Slave-select */
  778. #define FLG3_P 0x0000000B /* Activates (=0) SPI_FLOUT3 as flag output for SPI Slave-select */
  779. #define FLG4_P 0x0000000C /* Activates (=0) SPI_FLOUT4 as flag output for SPI Slave-select */
  780. #define FLG5_P 0x0000000D /* Activates (=0) SPI_FLOUT5 as flag output for SPI Slave-select */
  781. #define FLG6_P 0x0000000E /* Activates (=0) SPI_FLOUT6 as flag output for SPI Slave-select */
  782. #define FLG7_P 0x0000000F /* Activates (=0) SPI_FLOUT7 as flag output for SPI Slave-select */
  783. /* SPI_STAT Masks */
  784. #define SPIF 0x00000001 /* Set (=1) when SPI single-word transfer complete */
  785. #define MODF 0x00000002 /* Set(=1)in a master device when some other device tries to become master */
  786. #define TXE 0x00000004 /* Set (=1) when transmission occurs with no new data in SPI_TDBR */
  787. #define TXS 0x00000008 /* SPI_TDBR Data Buffer Status (0=Empty, 1=Full) */
  788. #define RBSY 0x00000010 /* Set (=1) when data is received with RDBR full */
  789. #define RXS 0x00000020 /* SPI_RDBR Data Buffer Status (0=Empty, 1=Full) */
  790. #define TXCOL 0x00000040 /* When set (=1), corrupt data may have been transmitted */
  791. /*
  792. * ASYNCHRONOUS MEMORY CONTROLLER MASKS
  793. */
  794. /* AMGCTL Masks */
  795. #define AMCKEN 0x00000001 /* Enable CLKOUT */
  796. #define AMBEN_B0 0x00000002 /* Enable Asynchronous Memory Bank 0 only */
  797. #define AMBEN_B0_B1 0x00000004 /* Enable Asynchronous Memory Banks 0 & 1 only */
  798. #define AMBEN_B0_B1_B2 0x00000006 /* Enable Asynchronous Memory Banks 0, 1, and 2 */
  799. #define AMBEN_ALL 0x00000008 /* Enable Asynchronous Memory Banks (all) 0, 1, 2, and 3 */
  800. /* AMGCTL Bit Positions */
  801. #define AMCKEN_P 0x00000000 /* Enable CLKOUT */
  802. #define AMBEN_P0 0x00000001 /* Asynchronous Memory Enable, 000 - banks 0-3 disabled, 001 - Bank 0 enabled */
  803. #define AMBEN_P1 0x00000002 /* Asynchronous Memory Enable, 010 - banks 0&1 enabled, 011 - banks 0-3 enabled */
  804. #define AMBEN_P2 0x00000003 /* Asynchronous Memory Enable, 1xx - All banks (bank 0, 1, 2, and 3) enabled */
  805. /* AMBCTL0 Masks */
  806. #define B0RDYEN 0x00000001 /* Bank 0 RDY Enable, 0=disable, 1=enable */
  807. #define B0RDYPOL 0x00000002 /* Bank 0 RDY Active high, 0=active low, 1=active high */
  808. #define B0TT_1 0x00000004 /* Bank 0 Transition Time from Read to Write = 1 cycle */
  809. #define B0TT_2 0x00000008 /* Bank 0 Transition Time from Read to Write = 2 cycles */
  810. #define B0TT_3 0x0000000C /* Bank 0 Transition Time from Read to Write = 3 cycles */
  811. #define B0TT_4 0x00000000 /* Bank 0 Transition Time from Read to Write = 4 cycles */
  812. #define B0ST_1 0x00000010 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=1 cycle */
  813. #define B0ST_2 0x00000020 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=2 cycles */
  814. #define B0ST_3 0x00000030 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=3 cycles */
  815. #define B0ST_4 0x00000000 /* Bank 0 Setup Time from AOE asserted to Read/Write asserted=4 cycles */
  816. #define B0HT_1 0x00000040 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 1 cycle */
  817. #define B0HT_2 0x00000080 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 2 cycles */
  818. #define B0HT_3 0x000000C0 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 3 cycles */
  819. #define B0HT_0 0x00000000 /* Bank 0 Hold Time from Read/Write deasserted to AOE deasserted = 0 cycles */
  820. #define B0RAT_1 0x00000100 /* Bank 0 Read Access Time = 1 cycle */
  821. #define B0RAT_2 0x00000200 /* Bank 0 Read Access Time = 2 cycles */
  822. #define B0RAT_3 0x00000300 /* Bank 0 Read Access Time = 3 cycles */
  823. #define B0RAT_4 0x00000400 /* Bank 0 Read Access Time = 4 cycles */
  824. #define B0RAT_5 0x00000500 /* Bank 0 Read Access Time = 5 cycles */
  825. #define B0RAT_6 0x00000600 /* Bank 0 Read Access Time = 6 cycles */
  826. #define B0RAT_7 0x00000700 /* Bank 0 Read Access Time = 7 cycles */
  827. #define B0RAT_8 0x00000800 /* Bank 0 Read Access Time = 8 cycles */
  828. #define B0RAT_9 0x00000900 /* Bank 0 Read Access Time = 9 cycles */
  829. #define B0RAT_10 0x00000A00 /* Bank 0 Read Access Time = 10 cycles */
  830. #define B0RAT_11 0x00000B00 /* Bank 0 Read Access Time = 11 cycles */
  831. #define B0RAT_12 0x00000C00 /* Bank 0 Read Access Time = 12 cycles */
  832. #define B0RAT_13 0x00000D00 /* Bank 0 Read Access Time = 13 cycles */
  833. #define B0RAT_14 0x00000E00 /* Bank 0 Read Access Time = 14 cycles */
  834. #define B0RAT_15 0x00000F00 /* Bank 0 Read Access Time = 15 cycles */
  835. #define B0WAT_1 0x00001000 /* Bank 0 Write Access Time = 1 cycle */
  836. #define B0WAT_2 0x00002000 /* Bank 0 Write Access Time = 2 cycles */
  837. #define B0WAT_3 0x00003000 /* Bank 0 Write Access Time = 3 cycles */
  838. #define B0WAT_4 0x00004000 /* Bank 0 Write Access Time = 4 cycles */
  839. #define B0WAT_5 0x00005000 /* Bank 0 Write Access Time = 5 cycles */
  840. #define B0WAT_6 0x00006000 /* Bank 0 Write Access Time = 6 cycles */
  841. #define B0WAT_7 0x00007000 /* Bank 0 Write Access Time = 7 cycles */
  842. #define B0WAT_8 0x00008000 /* Bank 0 Write Access Time = 8 cycles */
  843. #define B0WAT_9 0x00009000 /* Bank 0 Write Access Time = 9 cycles */
  844. #define B0WAT_10 0x0000A000 /* Bank 0 Write Access Time = 10 cycles */
  845. #define B0WAT_11 0x0000B000 /* Bank 0 Write Access Time = 11 cycles */
  846. #define B0WAT_12 0x0000C000 /* Bank 0 Write Access Time = 12 cycles */
  847. #define B0WAT_13 0x0000D000 /* Bank 0 Write Access Time = 13 cycles */
  848. #define B0WAT_14 0x0000E000 /* Bank 0 Write Access Time = 14 cycles */
  849. #define B0WAT_15 0x0000F000 /* Bank 0 Write Access Time = 15 cycles */
  850. #define B1RDYEN 0x00010000 /* Bank 1 RDY enable, 0=disable, 1=enable */
  851. #define B1RDYPOL 0x00020000 /* Bank 1 RDY Active high, 0=active low, 1=active high */
  852. #define B1TT_1 0x00040000 /* Bank 1 Transition Time from Read to Write = 1 cycle */
  853. #define B1TT_2 0x00080000 /* Bank 1 Transition Time from Read to Write = 2 cycles */
  854. #define B1TT_3 0x000C0000 /* Bank 1 Transition Time from Read to Write = 3 cycles */
  855. #define B1TT_4 0x00000000 /* Bank 1 Transition Time from Read to Write = 4 cycles */
  856. #define B1ST_1 0x00100000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 1 cycle */
  857. #define B1ST_2 0x00200000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 2 cycles */
  858. #define B1ST_3 0x00300000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 3 cycles */
  859. #define B1ST_4 0x00000000 /* Bank 1 Setup Time from AOE asserted to Read or Write asserted = 4 cycles */
  860. #define B1HT_1 0x00400000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 1 cycle */
  861. #define B1HT_2 0x00800000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 2 cycles */
  862. #define B1HT_3 0x00C00000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 3 cycles */
  863. #define B1HT_0 0x00000000 /* Bank 1 Hold Time from Read or Write deasserted to AOE deasserted = 0 cycles */
  864. #define B1RAT_1 0x01000000 /* Bank 1 Read Access Time = 1 cycle */
  865. #define B1RAT_2 0x02000000 /* Bank 1 Read Access Time = 2 cycles */
  866. #define B1RAT_3 0x03000000 /* Bank 1 Read Access Time = 3 cycles */
  867. #define B1RAT_4 0x04000000 /* Bank 1 Read Access Time = 4 cycles */
  868. #define B1RAT_5 0x05000000 /* Bank 1 Read Access Time = 5 cycles */
  869. #define B1RAT_6 0x06000000 /* Bank 1 Read Access Time = 6 cycles */
  870. #define B1RAT_7 0x07000000 /* Bank 1 Read Access Time = 7 cycles */
  871. #define B1RAT_8 0x08000000 /* Bank 1 Read Access Time = 8 cycles */
  872. #define B1RAT_9 0x09000000 /* Bank 1 Read Access Time = 9 cycles */
  873. #define B1RAT_10 0x0A000000 /* Bank 1 Read Access Time = 10 cycles */
  874. #define B1RAT_11 0x0B000000 /* Bank 1 Read Access Time = 11 cycles */
  875. #define B1RAT_12 0x0C000000 /* Bank 1 Read Access Time = 12 cycles */
  876. #define B1RAT_13 0x0D000000 /* Bank 1 Read Access Time = 13 cycles */
  877. #define B1RAT_14 0x0E000000 /* Bank 1 Read Access Time = 14 cycles */
  878. #define B1RAT_15 0x0F000000 /* Bank 1 Read Access Time = 15 cycles */
  879. #define B1WAT_1 0x10000000 /* Bank 1 Write Access Time = 1 cycle */
  880. #define B1WAT_2 0x20000000 /* Bank 1 Write Access Time = 2 cycles */
  881. #define B1WAT_3 0x30000000 /* Bank 1 Write Access Time = 3 cycles */
  882. #define B1WAT_4 0x40000000 /* Bank 1 Write Access Time = 4 cycles */
  883. #define B1WAT_5 0x50000000 /* Bank 1 Write Access Time = 5 cycles */
  884. #define B1WAT_6 0x60000000 /* Bank 1 Write Access Time = 6 cycles */
  885. #define B1WAT_7 0x70000000 /* Bank 1 Write Access Time = 7 cycles */
  886. #define B1WAT_8 0x80000000 /* Bank 1 Write Access Time = 8 cycles */
  887. #define B1WAT_9 0x90000000 /* Bank 1 Write Access Time = 9 cycles */
  888. #define B1WAT_10 0xA0000000 /* Bank 1 Write Access Time = 10 cycles */
  889. #define B1WAT_11 0xB0000000 /* Bank 1 Write Access Time = 11 cycles */
  890. #define B1WAT_12 0xC0000000 /* Bank 1 Write Access Time = 12 cycles */
  891. #define B1WAT_13 0xD0000000 /* Bank 1 Write Access Time = 13 cycles */
  892. #define B1WAT_14 0xE0000000 /* Bank 1 Write Access Time = 14 cycles */
  893. #define B1WAT_15 0xF0000000 /* Bank 1 Write Access Time = 15 cycles */
  894. /* AMBCTL1 Masks */
  895. #define B2RDYEN 0x00000001 /* Bank 2 RDY Enable, 0=disable, 1=enable */
  896. #define B2RDYPOL 0x00000002 /* Bank 2 RDY Active high, 0=active low, 1=active high */
  897. #define B2TT_1 0x00000004 /* Bank 2 Transition Time from Read to Write = 1 cycle */
  898. #define B2TT_2 0x00000008 /* Bank 2 Transition Time from Read to Write = 2 cycles */
  899. #define B2TT_3 0x0000000C /* Bank 2 Transition Time from Read to Write = 3 cycles */
  900. #define B2TT_4 0x00000000 /* Bank 2 Transition Time from Read to Write = 4 cycles */
  901. #define B2ST_1 0x00000010 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 1 cycle */
  902. #define B2ST_2 0x00000020 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 2 cycles */
  903. #define B2ST_3 0x00000030 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 3 cycles */
  904. #define B2ST_4 0x00000000 /* Bank 2 Setup Time from AOE asserted to Read or Write asserted = 4 cycles */
  905. #define B2HT_1 0x00000040 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 1 cycle */
  906. #define B2HT_2 0x00000080 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 2 cycles */
  907. #define B2HT_3 0x000000C0 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 3 cycles */
  908. #define B2HT_0 0x00000000 /* Bank 2 Hold Time from Read or Write deasserted to AOE deasserted = 0 cycles */
  909. #define B2RAT_1 0x00000100 /* Bank 2 Read Access Time = 1 cycle */
  910. #define B2RAT_2 0x00000200 /* Bank 2 Read Access Time = 2 cycles */
  911. #define B2RAT_3 0x00000300 /* Bank 2 Read Access Time = 3 cycles */
  912. #define B2RAT_4 0x00000400 /* Bank 2 Read Access Time = 4 cycles */
  913. #define B2RAT_5 0x00000500 /* Bank 2 Read Access Time = 5 cycles */
  914. #define B2RAT_6 0x00000600 /* Bank 2 Read Access Time = 6 cycles */
  915. #define B2RAT_7 0x00000700 /* Bank 2 Read Access Time = 7 cycles */
  916. #define B2RAT_8 0x00000800 /* Bank 2 Read Access Time = 8 cycles */
  917. #define B2RAT_9 0x00000900 /* Bank 2 Read Access Time = 9 cycles */
  918. #define B2RAT_10 0x00000A00 /* Bank 2 Read Access Time = 10 cycles */
  919. #define B2RAT_11 0x00000B00 /* Bank 2 Read Access Time = 11 cycles */
  920. #define B2RAT_12 0x00000C00 /* Bank 2 Read Access Time = 12 cycles */
  921. #define B2RAT_13 0x00000D00 /* Bank 2 Read Access Time = 13 cycles */
  922. #define B2RAT_14 0x00000E00 /* Bank 2 Read Access Time = 14 cycles */
  923. #define B2RAT_15 0x00000F00 /* Bank 2 Read Access Time = 15 cycles */
  924. #define B2WAT_1 0x00001000 /* Bank 2 Write Access Time = 1 cycle */
  925. #define B2WAT_2 0x00002000 /* Bank 2 Write Access Time = 2 cycles */
  926. #define B2WAT_3 0x00003000 /* Bank 2 Write Access Time = 3 cycles */
  927. #define B2WAT_4 0x00004000 /* Bank 2 Write Access Time = 4 cycles */
  928. #define B2WAT_5 0x00005000 /* Bank 2 Write Access Time = 5 cycles */
  929. #define B2WAT_6 0x00006000 /* Bank 2 Write Access Time = 6 cycles */
  930. #define B2WAT_7 0x00007000 /* Bank 2 Write Access Time = 7 cycles */
  931. #define B2WAT_8 0x00008000 /* Bank 2 Write Access Time = 8 cycles */
  932. #define B2WAT_9 0x00009000 /* Bank 2 Write Access Time = 9 cycles */
  933. #define B2WAT_10 0x0000A000 /* Bank 2 Write Access Time = 10 cycles */
  934. #define B2WAT_11 0x0000B000 /* Bank 2 Write Access Time = 11 cycles */
  935. #define B2WAT_12 0x0000C000 /* Bank 2 Write Access Time = 12 cycles */
  936. #define B2WAT_13 0x0000D000 /* Bank 2 Write Access Time = 13 cycles */
  937. #define B2WAT_14 0x0000E000 /* Bank 2 Write Access Time = 14 cycles */
  938. #define B2WAT_15 0x0000F000 /* Bank 2 Write Access Time = 15 cycles */
  939. #define B3RDYEN 0x00010000 /* Bank 3 RDY enable, 0=disable, 1=enable */
  940. #define B3RDYPOL 0x00020000 /* Bank 3 RDY Active high, 0=active low, 1=active high */
  941. #define B3TT_1 0x00040000 /* Bank 3 Transition Time from Read to Write = 1 cycle */
  942. #define B3TT_2 0x00080000 /* Bank 3 Transition Time from Read to Write = 2 cycles */
  943. #define B3TT_3 0x000C0000 /* Bank 3 Transition Time from Read to Write = 3 cycles */
  944. #define B3TT_4 0x00000000 /* Bank 3 Transition Time from Read to Write = 4 cycles */
  945. #define B3ST_1 0x00100000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 1 cycle */
  946. #define B3ST_2 0x00200000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 2 cycles */
  947. #define B3ST_3 0x00300000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 3 cycles */
  948. #define B3ST_4 0x00000000 /* Bank 3 Setup Time from AOE asserted to Read or Write asserted = 4 cycles */
  949. #define B3HT_1 0x00400000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 1 cycle */
  950. #define B3HT_2 0x00800000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 2 cycles */
  951. #define B3HT_3 0x00C00000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 3 cycles */
  952. #define B3HT_0 0x00000000 /* Bank 3 Hold Time from Read or Write deasserted to AOE deasserted = 0 cycles */
  953. #define B3RAT_1 0x01000000 /* Bank 3 Read Access Time = 1 cycle */
  954. #define B3RAT_2 0x02000000 /* Bank 3 Read Access Time = 2 cycles */
  955. #define B3RAT_3 0x03000000 /* Bank 3 Read Access Time = 3 cycles */
  956. #define B3RAT_4 0x04000000 /* Bank 3 Read Access Time = 4 cycles */
  957. #define B3RAT_5 0x05000000 /* Bank 3 Read Access Time = 5 cycles */
  958. #define B3RAT_6 0x06000000 /* Bank 3 Read Access Time = 6 cycles */
  959. #define B3RAT_7 0x07000000 /* Bank 3 Read Access Time = 7 cycles */
  960. #define B3RAT_8 0x08000000 /* Bank 3 Read Access Time = 8 cycles */
  961. #define B3RAT_9 0x09000000 /* Bank 3 Read Access Time = 9 cycles */
  962. #define B3RAT_10 0x0A000000 /* Bank 3 Read Access Time = 10 cycles */
  963. #define B3RAT_11 0x0B000000 /* Bank 3 Read Access Time = 11 cycles */
  964. #define B3RAT_12 0x0C000000 /* Bank 3 Read Access Time = 12 cycles */
  965. #define B3RAT_13 0x0D000000 /* Bank 3 Read Access Time = 13 cycles */
  966. #define B3RAT_14 0x0E000000 /* Bank 3 Read Access Time = 14 cycles */
  967. #define B3RAT_15 0x0F000000 /* Bank 3 Read Access Time = 15 cycles */
  968. #define B3WAT_1 0x10000000 /* Bank 3 Write Access Time = 1 cycle */
  969. #define B3WAT_2 0x20000000 /* Bank 3 Write Access Time = 2 cycles */
  970. #define B3WAT_3 0x30000000 /* Bank 3 Write Access Time = 3 cycles */
  971. #define B3WAT_4 0x40000000 /* Bank 3 Write Access Time = 4 cycles */
  972. #define B3WAT_5 0x50000000 /* Bank 3 Write Access Time = 5 cycles */
  973. #define B3WAT_6 0x60000000 /* Bank 3 Write Access Time = 6 cycles */
  974. #define B3WAT_7 0x70000000 /* Bank 3 Write Access Time = 7 cycles */
  975. #define B3WAT_8 0x80000000 /* Bank 3 Write Access Time = 8 cycles */
  976. #define B3WAT_9 0x90000000 /* Bank 3 Write Access Time = 9 cycles */
  977. #define B3WAT_10 0xA0000000 /* Bank 3 Write Access Time = 10 cycles */
  978. #define B3WAT_11 0xB0000000 /* Bank 3 Write Access Time = 11 cycles */
  979. #define B3WAT_12 0xC0000000 /* Bank 3 Write Access Time = 12 cycles */
  980. #define B3WAT_13 0xD0000000 /* Bank 3 Write Access Time = 13 cycles */
  981. #define B3WAT_14 0xE0000000 /* Bank 3 Write Access Time = 14 cycles */
  982. #define B3WAT_15 0xF0000000 /* Bank 3 Write Access Time = 15 cycles */
  983. /*
  984. * SDRAM CONTROLLER MASKS
  985. */
  986. /* SDGCTL Masks */
  987. #define SCTLE 0x00000001 /* Enable SCLK[0], /SRAS, /SCAS, /SWE, SDQM[3:0] */
  988. #define CL_2 0x00000008 /* SDRAM CAS latency = 2 cycles */
  989. #define CL_3 0x0000000C /* SDRAM CAS latency = 3 cycles */
  990. #define PFE 0x00000010 /* Enable SDRAM prefetch */
  991. #define PFP 0x00000020 /* Prefetch has priority over AMC requests */
  992. #define TRAS_1 0x00000040 /* SDRAM tRAS = 1 cycle */
  993. #define TRAS_2 0x00000080 /* SDRAM tRAS = 2 cycles */
  994. #define TRAS_3 0x000000C0 /* SDRAM tRAS = 3 cycles */
  995. #define TRAS_4 0x00000100 /* SDRAM tRAS = 4 cycles */
  996. #define TRAS_5 0x00000140 /* SDRAM tRAS = 5 cycles */
  997. #define TRAS_6 0x00000180 /* SDRAM tRAS = 6 cycles */
  998. #define TRAS_7 0x000001C0 /* SDRAM tRAS = 7 cycles */
  999. #define TRAS_8 0x00000200 /* SDRAM tRAS = 8 cycles */
  1000. #define TRAS_9 0x00000240 /* SDRAM tRAS = 9 cycles */
  1001. #define TRAS_10 0x00000280 /* SDRAM tRAS = 10 cycles */
  1002. #define TRAS_11 0x000002C0 /* SDRAM tRAS = 11 cycles */
  1003. #define TRAS_12 0x00000300 /* SDRAM tRAS = 12 cycles */
  1004. #define TRAS_13 0x00000340 /* SDRAM tRAS = 13 cycles */
  1005. #define TRAS_14 0x00000380 /* SDRAM tRAS = 14 cycles */
  1006. #define TRAS_15 0x000003C0 /* SDRAM tRAS = 15 cycles */
  1007. #define TRP_1 0x00000800 /* SDRAM tRP = 1 cycle */
  1008. #define TRP_2 0x00001000 /* SDRAM tRP = 2 cycles */
  1009. #define TRP_3 0x00001800 /* SDRAM tRP = 3 cycles */
  1010. #define TRP_4 0x00002000 /* SDRAM tRP = 4 cycles */
  1011. #define TRP_5 0x00002800 /* SDRAM tRP = 5 cycles */
  1012. #define TRP_6 0x00003000 /* SDRAM tRP = 6 cycles */
  1013. #define TRP_7 0x00003800 /* SDRAM tRP = 7 cycles */
  1014. #define TRCD_1 0x00008000 /* SDRAM tRCD = 1 cycle */
  1015. #define TRCD_2 0x00010000 /* SDRAM tRCD = 2 cycles */
  1016. #define TRCD_3 0x00018000 /* SDRAM tRCD = 3 cycles */
  1017. #define TRCD_4 0x00020000 /* SDRAM tRCD = 4 cycles */
  1018. #define TRCD_5 0x00028000 /* SDRAM tRCD = 5 cycles */
  1019. #define TRCD_6 0x00030000 /* SDRAM tRCD = 6 cycles */
  1020. #define TRCD_7 0x00038000 /* SDRAM tRCD = 7 cycles */
  1021. #define TWR_1 0x00080000 /* SDRAM tWR = 1 cycle */
  1022. #define TWR_2 0x00100000 /* SDRAM tWR = 2 cycles */
  1023. #define TWR_3 0x00180000 /* SDRAM tWR = 3 cycles */
  1024. #define PUPSD 0x00200000 /* Power-up start delay */
  1025. #define PSM 0x00400000 /* SDRAM power-up sequence = Precharge, mode register set, 8 CBR refresh cycles */
  1026. #define PSS 0x00800000 /* enable SDRAM power-up sequence on next SDRAM access */
  1027. #define SRFS 0x01000000 /* Start SDRAM self-refresh mode */
  1028. #define EBUFE 0x02000000 /* Enable external buffering timing */
  1029. #define FBBRW 0x04000000 /* Fast back-to-back read write enable */
  1030. #define EMREN 0x10000000 /* Extended mode register enable */
  1031. #define TCSR 0x20000000 /* Temp compensated self refresh value 85 deg C */
  1032. #define CDDBG 0x40000000 /* Tristate SDRAM controls during bus grant */
  1033. /* EBIU_SDBCTL Masks */
  1034. #define EBE 0x00000001 /* Enable SDRAM external bank */
  1035. #define EBSZ_16 0x00000000 /* SDRAM external bank size = 16MB */
  1036. #define EBSZ_32 0x00000002 /* SDRAM external bank size = 32MB */
  1037. #define EBSZ_64 0x00000004 /* SDRAM external bank size = 64MB */
  1038. #define EBSZ_128 0x00000006 /* SDRAM external bank size = 128MB */
  1039. #define EBCAW_8 0x00000000 /* SDRAM external bank column address width = 8 bits */
  1040. #define EBCAW_9 0x00000010 /* SDRAM external bank column address width = 9 bits */
  1041. #define EBCAW_10 0x00000020 /* SDRAM external bank column address width = 9 bits */
  1042. #define EBCAW_11 0x00000030 /* SDRAM external bank column address width = 9 bits */
  1043. /* EBIU_SDSTAT Masks */
  1044. #define SDCI 0x00000001 /* SDRAM controller is idle */
  1045. #define SDSRA 0x00000002 /* SDRAM SDRAM self refresh is active */
  1046. #define SDPUA 0x00000004 /* SDRAM power up active */
  1047. #define SDRS 0x00000008 /* SDRAM is in reset state */
  1048. #define SDEASE 0x00000010 /* SDRAM EAB sticky error status - W1C */
  1049. #define BGSTAT 0x00000020 /* Bus granted */
  1050. #endif /* _DEF_BF532_H */