BC3450.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /*
  2. * -- Version 1.1 --
  3. *
  4. * (C) Copyright 2003-2005
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * (C) Copyright 2004-2005
  8. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  9. *
  10. * (C) Copyright 2005
  11. * Stefan Strobl, GERSYS GmbH, stefan.strobl@gersys.de.
  12. *
  13. * History:
  14. * 1.1 - add define CONFIG_ZERO_BOOTDELAY_CHECK
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. /*
  37. * High Level Configuration Options
  38. */
  39. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  40. #define CONFIG_MPC5200 1 /* (more precisely a MPC5200 CPU) */
  41. #define CONFIG_TQM5200 1 /* ... on a TQM5200 module */
  42. #define CONFIG_BC3450 1 /* ... on a BC3450 mainboard */
  43. #define CONFIG_BC3450_PS2 1 /* + a PS/2 converter onboard */
  44. #define CONFIG_BC3450_IDE 1 /* + IDE drives (Compact Flash) */
  45. #define CONFIG_BC3450_USB 1 /* + USB support */
  46. # define CONFIG_FAT 1 /* + FAT support */
  47. # define CONFIG_EXT2 1 /* + EXT2 support */
  48. #undef CONFIG_BC3450_BUZZER /* + Buzzer onboard */
  49. #undef CONFIG_BC3450_CAN /* + CAN transceiver */
  50. #undef CONFIG_BC3450_DS1340 /* + a RTC DS1340 onboard */
  51. #undef CONFIG_BC3450_DS3231 /* + a RTC DS3231 onboard tbd */
  52. #undef CONFIG_BC3450_AC97 /* + AC97 on PSC2, tbd */
  53. #define CONFIG_BC3450_FP 1 /* + enable FP O/P */
  54. #undef CONFIG_BC3450_CRT /* + enable CRT O/P (Debug only!) */
  55. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  56. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  57. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  58. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  59. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  60. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  61. #endif
  62. /*
  63. * Serial console configuration
  64. */
  65. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  66. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  67. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  68. /*
  69. * AT-PS/2 Multiplexer
  70. */
  71. #ifdef CONFIG_BC3450_PS2
  72. # define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  73. # define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  74. # define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
  75. # define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
  76. # define CONFIG_BOARD_EARLY_INIT_R
  77. #endif /* CONFIG_BC3450_PS2 */
  78. /*
  79. * PCI Mapping:
  80. * 0x40000000 - 0x4fffffff - PCI Memory
  81. * 0x50000000 - 0x50ffffff - PCI IO Space
  82. */
  83. # define CONFIG_PCI 1
  84. # define CONFIG_PCI_PNP 1
  85. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  86. #define CONFIG_PCI_MEM_BUS 0x40000000
  87. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  88. #define CONFIG_PCI_MEM_SIZE 0x10000000
  89. #define CONFIG_PCI_IO_BUS 0x50000000
  90. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  91. #define CONFIG_PCI_IO_SIZE 0x01000000
  92. #define CONFIG_NET_MULTI 1
  93. /*#define CONFIG_EEPRO100 XXX - FIXME: conflicts when CONFIG_MII is enabled */
  94. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  95. #define CONFIG_NS8382X 1
  96. #ifdef CONFIG_PCI
  97. # define ADD_PCI_CMD CFG_CMD_PCI
  98. #else
  99. # define ADD_PCI_CMD 0
  100. #endif
  101. /*
  102. * Video console
  103. */
  104. # define CONFIG_VIDEO
  105. # define CONFIG_VIDEO_SM501
  106. # define CONFIG_VIDEO_SM501_32BPP
  107. # define CONFIG_CFB_CONSOLE
  108. # define CONFIG_VIDEO_LOGO
  109. # define CONFIG_VGA_AS_SINGLE_DEVICE
  110. # define CONFIG_CONSOLE_EXTRA_INFO /* display Board/Device-Infos */
  111. # define CONFIG_VIDEO_SW_CURSOR
  112. # define CONFIG_SPLASH_SCREEN
  113. # define CFG_CONSOLE_IS_IN_ENV
  114. #ifdef CONFIG_VIDEO
  115. # define ADD_BMP_CMD CFG_CMD_BMP
  116. #else
  117. # define ADD_BMP_CMD 0
  118. #endif
  119. /*
  120. * Partitions
  121. */
  122. #define CONFIG_MAC_PARTITION
  123. #define CONFIG_DOS_PARTITION
  124. #define CONFIG_ISO_PARTITION
  125. /*
  126. * USB
  127. */
  128. #ifdef CONFIG_BC3450_USB
  129. # define CONFIG_USB_OHCI
  130. # define ADD_USB_CMD CFG_CMD_USB
  131. # define CONFIG_USB_STORAGE
  132. #else /* !CONFIG_BC3450_USB */
  133. # define ADD_USB_CMD 0
  134. #endif /* CONFIG_BC3450_USB */
  135. /*
  136. * POST support
  137. */
  138. #define CONFIG_POST (CFG_POST_MEMORY | \
  139. CFG_POST_CPU | \
  140. CFG_POST_I2C)
  141. #ifdef CONFIG_POST
  142. # define CFG_CMD_POST_DIAG CFG_CMD_DIAG
  143. /* preserve space for the post_word at end of on-chip SRAM */
  144. # define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  145. #else
  146. # define CFG_CMD_POST_DIAG 0
  147. #endif /* CONFIG_POST */
  148. /*
  149. * IDE
  150. */
  151. #ifdef CONFIG_BC3450_IDE
  152. # define ADD_IDE_CMD CFG_CMD_IDE
  153. #else
  154. # define ADD_IDE_CMD 0
  155. #endif /* CONFIG_BC3450_IDE */
  156. /*
  157. * Filesystem support
  158. */
  159. #if defined (CONFIG_BC3450_IDE) || defined (CONFIG_BC3450_USB)
  160. #ifdef CONFIG_FAT
  161. # define ADD_FAT_CMD CFG_CMD_FAT
  162. #else
  163. # define ADD_FAT_CMD 0
  164. #endif /* CONFIG_FAT */
  165. #ifdef CONFIG_EXT2
  166. # define ADD_EXT2_CMD CFG_CMD_EXT2
  167. #else
  168. # define ADD_EXT2_CMD 0
  169. #endif /* CONFIG_EXT2 */
  170. #endif /* CONFIG_BC3450_IDE / _USB */
  171. /*
  172. * Supported commands
  173. */
  174. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  175. ADD_BMP_CMD | \
  176. ADD_IDE_CMD | \
  177. ADD_FAT_CMD | \
  178. ADD_EXT2_CMD | \
  179. ADD_PCI_CMD | \
  180. ADD_USB_CMD | \
  181. CFG_CMD_ASKENV | \
  182. CFG_CMD_DATE | \
  183. CFG_CMD_DHCP | \
  184. CFG_CMD_ECHO | \
  185. CFG_CMD_EEPROM | \
  186. CFG_CMD_I2C | \
  187. CFG_CMD_JFFS2 | \
  188. CFG_CMD_MII | \
  189. CFG_CMD_NFS | \
  190. CFG_CMD_PING | \
  191. CFG_CMD_POST_DIAG | \
  192. CFG_CMD_REGINFO | \
  193. CFG_CMD_SNTP | \
  194. CFG_CMD_BSP)
  195. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  196. #include <cmd_confdefs.h>
  197. #define CONFIG_TIMESTAMP /* display image timestamps */
  198. #if (TEXT_BASE == 0xFC000000) /* Boot low */
  199. # define CFG_LOWBOOT 1
  200. #endif
  201. /*
  202. * Autobooting
  203. */
  204. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  205. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  206. #define CONFIG_PREBOOT "echo;" \
  207. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  208. "echo;"
  209. #undef CONFIG_BOOTARGS
  210. #define CONFIG_EXTRA_ENV_SETTINGS \
  211. "netdev=eth0\0" \
  212. "ipaddr=192.168.1.10\0" \
  213. "serverip=192.168.1.3\0" \
  214. "netmask=255.255.255.0\0" \
  215. "hostname=bc3450\0" \
  216. "rootpath=/opt/eldk/ppc_6xx\0" \
  217. "kernel_addr=fc0a0000\0" \
  218. "ramdisk_addr=fc1c0000\0" \
  219. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  220. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  221. "nfsroot=$(serverip):$(rootpath)\0" \
  222. "ideargs=setenv bootargs root=/dev/hda2 ro\0" \
  223. "addip=setenv bootargs $(bootargs) " \
  224. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  225. ":$(hostname):$(netdev):off panic=1\0" \
  226. "addcons=setenv bootargs $(bootargs) " \
  227. "console=ttyS0,$(baudrate) console=tty0\0" \
  228. "flash_self=run ramargs addip addcons;" \
  229. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  230. "flash_nfs=run nfsargs addip addcons; bootm $(kernel_addr)\0" \
  231. "net_nfs=tftp 200000 $(bootfile); " \
  232. "run nfsargs addip addcons; bootm\0" \
  233. "ide_nfs=run nfsargs addip addcons; " \
  234. "disk 200000 0:1; bootm\0" \
  235. "ide_ide=run ideargs addip addcons; " \
  236. "disk 200000 0:1; bootm\0" \
  237. "usb_self=run usbload; run ramargs addip addcons; " \
  238. "bootm 200000 400000\0" \
  239. "usbload=usb reset; usb scan; usbboot 200000 0:1; " \
  240. "usbboot 400000 0:2\0" \
  241. "bootfile=uImage\0" \
  242. "load=tftp 200000 $(u-boot)\0" \
  243. "u-boot=u-boot.bin\0" \
  244. "update=protect off FC000000 FC05FFFF;" \
  245. "erase FC000000 FC05FFFF;" \
  246. "cp.b 200000 FC000000 $(filesize);" \
  247. "protect on FC000000 FC05FFFF\0" \
  248. ""
  249. #define CONFIG_BOOTCOMMAND "run flash_self"
  250. /*
  251. * IPB Bus clocking configuration.
  252. */
  253. #define CFG_IPBSPEED_133 /* define for 133MHz speed */
  254. /*
  255. * PCI Bus clocking configuration
  256. *
  257. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  258. * CFG_IPBSPEED_133 is defined. This is because a PCI Clock of 66 MHz yet
  259. * hasn't been tested with a IPB Bus Clock of 66 MHz.
  260. */
  261. #if defined(CFG_IPBSPEED_133)
  262. # define CFG_PCISPEED_66 /* define for 66MHz speed */
  263. #endif
  264. /*
  265. * I2C configuration
  266. */
  267. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  268. #define CFG_I2C_MODULE 2 /* Select I2C module #2 */
  269. /*
  270. * I2C clock frequency
  271. *
  272. * Please notice, that the resulting clock frequency could differ from the
  273. * configured value. This is because the I2C clock is derived from system
  274. * clock over a frequency divider with only a few divider values. U-boot
  275. * calculates the best approximation for CFG_I2C_SPEED. However the calculated
  276. * approximation allways lies below the configured value, never above.
  277. */
  278. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  279. #define CFG_I2C_SLAVE 0x7F
  280. /*
  281. * EEPROM configuration for I²C EEPROM M24C32
  282. * M24C64 should work also. For other EEPROMs config should be verified.
  283. *
  284. * The TQM5200 module may hold an EEPROM at address 0x50.
  285. */
  286. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x (TQM) */
  287. #define CFG_I2C_EEPROM_ADDR_LEN 2
  288. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  289. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
  290. /*
  291. * RTC configuration
  292. */
  293. #if defined (CONFIG_BC3450_DS1340) && !defined (CONFIG_BC3450_DS3231)
  294. # define CONFIG_RTC_M41T11 1
  295. # define CFG_I2C_RTC_ADDR 0x68
  296. #else
  297. # define CONFIG_RTC_MPC5200 1 /* use MPC5200 internal RTC */
  298. # define CONFIG_BOARD_EARLY_INIT_R
  299. #endif
  300. /*
  301. * Flash configuration
  302. */
  303. #define CFG_FLASH_BASE TEXT_BASE /* 0xFC000000 */
  304. /* use CFI flash driver if no module variant is spezified */
  305. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  306. #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  307. #define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
  308. #define CFG_FLASH_EMPTY_INFO
  309. #define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
  310. #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  311. #undef CFG_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
  312. #if !defined(CFG_LOWBOOT)
  313. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00760000 + 0x00800000)
  314. #else /* CFG_LOWBOOT */
  315. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
  316. #endif /* CFG_LOWBOOT */
  317. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  318. (= chip selects) */
  319. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  320. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  321. /* Dynamic MTD partition support */
  322. #define CONFIG_JFFS2_CMDLINE
  323. #define MTDIDS_DEFAULT "nor0=TQM5200-0"
  324. #define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
  325. "1408k(kernel)," \
  326. "2m(initrd)," \
  327. "4m(small-fs)," \
  328. "16m(big-fs)," \
  329. "8m(misc)"
  330. /*
  331. * Environment settings
  332. */
  333. #define CFG_ENV_IS_IN_FLASH 1
  334. #define CFG_ENV_SIZE 0x10000
  335. #define CFG_ENV_SECT_SIZE 0x20000
  336. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  337. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  338. /*
  339. * Memory map
  340. */
  341. #define CFG_MBAR 0xF0000000
  342. #define CFG_SDRAM_BASE 0x00000000
  343. #define CFG_DEFAULT_MBAR 0x80000000
  344. /* Use ON-Chip SRAM until RAM will be available */
  345. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  346. #ifdef CONFIG_POST
  347. /* preserve space for the post_word at end of on-chip SRAM */
  348. # define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  349. #else
  350. # define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  351. #endif /*CONFIG_POST*/
  352. #define CFG_GBL_DATA_SIZE 128 /* Bytes reserved for initial data */
  353. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  354. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  355. #define CFG_MONITOR_BASE TEXT_BASE
  356. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  357. # define CFG_RAMBOOT 1
  358. #endif
  359. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  360. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  361. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  362. /*
  363. * Ethernet configuration
  364. *
  365. * Define CONFIG_FEC10MBIT to force FEC at 10MBIT
  366. */
  367. #define CONFIG_MPC5xxx_FEC 1
  368. #undef CONFIG_FEC_10MBIT
  369. #define CONFIG_PHY_ADDR 0x00
  370. /*
  371. * GPIO configuration on BC3450
  372. *
  373. * PSC1: UART1 (Service-UART) [0x xxxxxxx4]
  374. * PSC2: UART2 [0x xxxxxx4x]
  375. * or: AC/97 if CONFIG_BC3450_AC97 [0x xxxxxx2x]
  376. * PSC3: USB2 [0x xxxxx1xx]
  377. * USB: UART4(ext.)/UART5(int.) [0x xxxx2xxx]
  378. * (this has to match
  379. * CONFIG_USB_CONFIG which is
  380. * used by usb_ohci.c to set
  381. * the USB ports)
  382. * Eth: 10/100Mbit Ethernet [0x xxx0xxxx]
  383. * (this is reset to '5'
  384. * in FEC driver: fec.c)
  385. * PSC6: UART6 (int. to PS/2 contr.) [0x xx5xxxxx]
  386. * ATA/CS: ??? [0x x1xxxxxx]
  387. * FIXME! UM Fig 2-10 suggests [0x x0xxxxxx]
  388. * CS1: Use Pin gpio_wkup_6 as second
  389. * SDRAM chip select (mem_cs1)
  390. * Timer: CAN2 / SPI
  391. * I2C: CAN1 / I²C2 [0x bxxxxxxx]
  392. */
  393. #ifdef CONFIG_BC3450_AC97
  394. # define CFG_GPS_PORT_CONFIG 0xb1502124
  395. #else /* PSC2=UART2 */
  396. # define CFG_GPS_PORT_CONFIG 0xb1502144
  397. #endif
  398. /*
  399. * Miscellaneous configurable options
  400. */
  401. #define CFG_LONGHELP /* undef to save memory */
  402. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  403. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  404. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  405. #else
  406. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  407. #endif
  408. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  409. #define CFG_MAXARGS 16 /* max no of command args */
  410. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Arg. Buffer Size */
  411. #define CFG_ALT_MEMTEST /* Enable an alternative, */
  412. /* more extensive mem test */
  413. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  414. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  415. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  416. #define CFG_HZ 1000 /* dec freq: 1ms ticks */
  417. /*
  418. * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
  419. * which is normally part of the default commands (CFV_CMD_DFL)
  420. */
  421. #define CONFIG_LOOPW
  422. /*
  423. * Various low-level settings
  424. */
  425. #if defined(CONFIG_MPC5200)
  426. # define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  427. # define CFG_HID0_FINAL HID0_ICE
  428. #else
  429. # define CFG_HID0_INIT 0
  430. # define CFG_HID0_FINAL 0
  431. #endif
  432. #define CFG_BOOTCS_START CFG_FLASH_BASE
  433. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  434. #ifdef CFG_PCISPEED_66
  435. # define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  436. #else
  437. # define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  438. #endif
  439. #define CFG_CS0_START CFG_FLASH_BASE
  440. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  441. /* automatic configuration of chip selects */
  442. #ifdef CONFIG_TQM5200
  443. # define CONFIG_LAST_STAGE_INIT
  444. #endif /* CONFIG_TQM5200 */
  445. /*
  446. * SRAM - Do not map below 2 GB in address space, because this area is used
  447. * for SDRAM autosizing.
  448. */
  449. #ifdef CONFIG_TQM5200
  450. # define CFG_CS2_START 0xE5000000
  451. # define CFG_CS2_SIZE 0x100000 /* 1 MByte */
  452. # define CFG_CS2_CFG 0x0004D930
  453. #endif /* CONFIG_TQM5200 */
  454. /*
  455. * Grafic controller - Do not map below 2 GB in address space, because this
  456. * area is used for SDRAM autosizing.
  457. */
  458. #ifdef CONFIG_TQM5200
  459. # define SM501_FB_BASE 0xE0000000
  460. # define CFG_CS1_START (SM501_FB_BASE)
  461. # define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
  462. # define CFG_CS1_CFG 0x8F48FF70
  463. # define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
  464. #endif /* CONFIG_TQM5200 */
  465. #define CFG_CS_BURST 0x00000000
  466. #define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for */
  467. /* flash and SM501 */
  468. #define CFG_RESET_ADDRESS 0xff000000
  469. /*
  470. * USB stuff
  471. */
  472. #define CONFIG_USB_CLOCK 0x0001BBBB
  473. #define CONFIG_USB_CONFIG 0x00002000 /* we're using Port 2 */
  474. /*
  475. * IDE/ATA stuff Supports IDE harddisk
  476. */
  477. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  478. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  479. #undef CONFIG_IDE_LED /* LED for ide not supported */
  480. #define CONFIG_IDE_RESET /* reset for ide supported */
  481. #define CONFIG_IDE_PREINIT
  482. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  483. #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  484. #define CFG_ATA_IDE0_OFFSET 0x0000
  485. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  486. /* Offset for data I/O */
  487. #define CFG_ATA_DATA_OFFSET (0x0060)
  488. /* Offset for normal register accesses */
  489. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  490. /* Offset for alternate registers */
  491. #define CFG_ATA_ALT_OFFSET (0x005C)
  492. /* Interval between registers */
  493. #define CFG_ATA_STRIDE 4
  494. #endif /* __CONFIG_H */