interrupts.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments
  4. *
  5. * Richard Woodruff <r-woodruff2@ti.com>
  6. * Syed Moahmmed Khasim <khasim@ti.com>
  7. *
  8. * (C) Copyright 2002
  9. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  10. * Marius Groeger <mgroeger@sysgo.de>
  11. * Alex Zuepke <azu@sysgo.de>
  12. *
  13. * (C) Copyright 2002
  14. * Gary Jennejohn, DENX Software Engineering, <gj@denx.de>
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. */
  34. #include <common.h>
  35. #include <asm/io.h>
  36. #include <asm/proc-armv/ptrace.h>
  37. #define TIMER_LOAD_VAL 0
  38. #ifdef CONFIG_USE_IRQ
  39. /* enable IRQ interrupts */
  40. void enable_interrupts(void)
  41. {
  42. unsigned long temp;
  43. __asm__ __volatile__("mrs %0, cpsr\n"
  44. "bic %0, %0, #0x80\n" "msr cpsr_c, %0":"=r"(temp)
  45. ::"memory");
  46. }
  47. /*
  48. * disable IRQ/FIQ interrupts
  49. * returns true if interrupts had been enabled before we disabled them
  50. */
  51. int disable_interrupts(void)
  52. {
  53. unsigned long old, temp;
  54. __asm__ __volatile__("mrs %0, cpsr\n"
  55. "orr %1, %0, #0xc0\n"
  56. "msr cpsr_c, %1":"=r"(old), "=r"(temp)
  57. ::"memory");
  58. return (old & 0x80) == 0;
  59. }
  60. #else
  61. void enable_interrupts(void)
  62. {
  63. return;
  64. }
  65. int disable_interrupts(void)
  66. {
  67. return 0;
  68. }
  69. #endif
  70. void bad_mode(void)
  71. {
  72. panic("Resetting CPU ...\n");
  73. reset_cpu(0);
  74. }
  75. void show_regs(struct pt_regs *regs)
  76. {
  77. unsigned long flags;
  78. const char *processor_modes[] = {
  79. "USER_26", "FIQ_26", "IRQ_26", "SVC_26",
  80. "UK4_26", "UK5_26", "UK6_26", "UK7_26",
  81. "UK8_26", "UK9_26", "UK10_26", "UK11_26",
  82. "UK12_26", "UK13_26", "UK14_26", "UK15_26",
  83. "USER_32", "FIQ_32", "IRQ_32", "SVC_32",
  84. "UK4_32", "UK5_32", "UK6_32", "ABT_32",
  85. "UK8_32", "UK9_32", "UK10_32", "UND_32",
  86. "UK12_32", "UK13_32", "UK14_32", "SYS_32",
  87. };
  88. flags = condition_codes(regs);
  89. printf("pc : [<%08lx>] lr : [<%08lx>]\n"
  90. "sp : %08lx ip : %08lx fp : %08lx\n",
  91. instruction_pointer(regs),
  92. regs->ARM_lr, regs->ARM_sp, regs->ARM_ip, regs->ARM_fp);
  93. printf("r10: %08lx r9 : %08lx r8 : %08lx\n",
  94. regs->ARM_r10, regs->ARM_r9, regs->ARM_r8);
  95. printf("r7 : %08lx r6 : %08lx r5 : %08lx r4 : %08lx\n",
  96. regs->ARM_r7, regs->ARM_r6, regs->ARM_r5, regs->ARM_r4);
  97. printf("r3 : %08lx r2 : %08lx r1 : %08lx r0 : %08lx\n",
  98. regs->ARM_r3, regs->ARM_r2, regs->ARM_r1, regs->ARM_r0);
  99. printf("Flags: %c%c%c%c",
  100. flags & CC_N_BIT ? 'N' : 'n',
  101. flags & CC_Z_BIT ? 'Z' : 'z',
  102. flags & CC_C_BIT ? 'C' : 'c', flags & CC_V_BIT ? 'V' : 'v');
  103. printf(" IRQs %s FIQs %s Mode %s%s\n",
  104. interrupts_enabled(regs) ? "on" : "off",
  105. fast_interrupts_enabled(regs) ? "on" : "off",
  106. processor_modes[processor_mode(regs)],
  107. thumb_mode(regs) ? " (T)" : "");
  108. }
  109. void do_undefined_instruction(struct pt_regs *pt_regs)
  110. {
  111. printf("undefined instruction\n");
  112. show_regs(pt_regs);
  113. bad_mode();
  114. }
  115. void do_software_interrupt(struct pt_regs *pt_regs)
  116. {
  117. printf("software interrupt\n");
  118. show_regs(pt_regs);
  119. bad_mode();
  120. }
  121. void do_prefetch_abort(struct pt_regs *pt_regs)
  122. {
  123. printf("prefetch abort\n");
  124. show_regs(pt_regs);
  125. bad_mode();
  126. }
  127. void do_data_abort(struct pt_regs *pt_regs)
  128. {
  129. printf("data abort\n");
  130. show_regs(pt_regs);
  131. bad_mode();
  132. }
  133. void do_not_used(struct pt_regs *pt_regs)
  134. {
  135. printf("not used\n");
  136. show_regs(pt_regs);
  137. bad_mode();
  138. }
  139. void do_fiq(struct pt_regs *pt_regs)
  140. {
  141. printf("fast interrupt request\n");
  142. show_regs(pt_regs);
  143. bad_mode();
  144. }
  145. void do_irq(struct pt_regs *pt_regs)
  146. {
  147. printf("interrupt request\n");
  148. show_regs(pt_regs);
  149. bad_mode();
  150. }
  151. static ulong timestamp;
  152. static ulong lastinc;
  153. static gptimer_t *timer_base = (gptimer_t *)CONFIG_SYS_TIMERBASE;
  154. /* nothing really to do with interrupts, just starts up a counter. */
  155. int interrupt_init(void)
  156. {
  157. /* start the counter ticking up, reload value on overflow */
  158. writel(TIMER_LOAD_VAL, &timer_base->tldr);
  159. /* enable timer */
  160. writel((CONFIG_SYS_PVT << 2) | TCLR_PRE | TCLR_AR | TCLR_ST,
  161. &timer_base->tclr);
  162. reset_timer_masked(); /* init the timestamp and lastinc value */
  163. return 0;
  164. }
  165. /*
  166. * timer without interrupts
  167. */
  168. void reset_timer(void)
  169. {
  170. reset_timer_masked();
  171. }
  172. ulong get_timer(ulong base)
  173. {
  174. return get_timer_masked() - base;
  175. }
  176. void set_timer(ulong t)
  177. {
  178. timestamp = t;
  179. }
  180. /* delay x useconds AND perserve advance timstamp value */
  181. void udelay(unsigned long usec)
  182. {
  183. ulong tmo, tmp;
  184. /* if "big" number, spread normalization to seconds */
  185. if (usec >= 1000) {
  186. /* if "big" number, spread normalization to seconds */
  187. tmo = usec / 1000;
  188. /* find number of "ticks" to wait to achieve target */
  189. tmo *= CONFIG_SYS_HZ;
  190. tmo /= 1000; /* finish normalize. */
  191. } else {/* else small number, don't kill it prior to HZ multiply */
  192. tmo = usec * CONFIG_SYS_HZ;
  193. tmo /= (1000 * 1000);
  194. }
  195. tmp = get_timer(0); /* get current timestamp */
  196. /* if setting this forward will roll time stamp */
  197. if ((tmo + tmp + 1) < tmp)
  198. /* reset "advancing" timestamp to 0, set lastinc value */
  199. reset_timer_masked();
  200. else
  201. tmo += tmp; /* else, set advancing stamp wake up time */
  202. while (get_timer_masked() < tmo) /* loop till event */
  203. /*NOP*/;
  204. }
  205. void reset_timer_masked(void)
  206. {
  207. /* reset time, capture current incrementer value time */
  208. lastinc = readl(&timer_base->tcrr);
  209. timestamp = 0; /* start "advancing" time stamp from 0 */
  210. }
  211. ulong get_timer_masked(void)
  212. {
  213. ulong now = readl(&timer_base->tcrr); /* current tick value */
  214. if (now >= lastinc) /* normal mode (non roll) */
  215. /* move stamp fordward with absoulte diff ticks */
  216. timestamp += (now - lastinc);
  217. else /* we have rollover of incrementer */
  218. timestamp += (0xFFFFFFFF - lastinc) + now;
  219. lastinc = now;
  220. return timestamp;
  221. }
  222. /* waits specified delay value and resets timestamp */
  223. void udelay_masked(unsigned long usec)
  224. {
  225. ulong tmo;
  226. ulong endtime;
  227. signed long diff;
  228. /* if "big" number, spread normalization to seconds */
  229. if (usec >= 1000) {
  230. /* start to normalize for usec to ticks per sec */
  231. tmo = usec / 1000;
  232. /* find number of "ticks" to wait to achieve target */
  233. tmo *= CONFIG_SYS_HZ;
  234. tmo /= 1000; /* finish normalize. */
  235. } else { /* else small number, */
  236. /* don't kill it prior to HZ multiply */
  237. tmo = usec * CONFIG_SYS_HZ;
  238. tmo /= (1000 * 1000);
  239. }
  240. endtime = get_timer_masked() + tmo;
  241. do {
  242. ulong now = get_timer_masked();
  243. diff = endtime - now;
  244. } while (diff >= 0);
  245. }
  246. /*
  247. * This function is derived from PowerPC code (read timebase as long long).
  248. * On ARM it just returns the timer value.
  249. */
  250. unsigned long long get_ticks(void)
  251. {
  252. return get_timer(0);
  253. }
  254. /*
  255. * This function is derived from PowerPC code (timebase clock frequency).
  256. * On ARM it returns the number of timer ticks per second.
  257. */
  258. ulong get_tbclk(void)
  259. {
  260. ulong tbclk;
  261. tbclk = CONFIG_SYS_HZ;
  262. return tbclk;
  263. }