board.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344
  1. /*
  2. *
  3. * Common board functions for OMAP3 based boards.
  4. *
  5. * (C) Copyright 2004-2008
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Author :
  9. * Sunil Kumar <sunilsaini05@gmail.com>
  10. * Shashi Ranjan <shashiranjanmca05@gmail.com>
  11. *
  12. * Derived from Beagle Board and 3430 SDP code by
  13. * Richard Woodruff <r-woodruff2@ti.com>
  14. * Syed Mohammed Khasim <khasim@ti.com>
  15. *
  16. *
  17. * See file CREDITS for list of people who contributed to this
  18. * project.
  19. *
  20. * This program is free software; you can redistribute it and/or
  21. * modify it under the terms of the GNU General Public License as
  22. * published by the Free Software Foundation; either version 2 of
  23. * the License, or (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; if not, write to the Free Software
  32. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  33. * MA 02111-1307 USA
  34. */
  35. #include <common.h>
  36. #include <asm/io.h>
  37. #include <asm/arch/sys_proto.h>
  38. #include <asm/arch/mem.h>
  39. extern omap3_sysinfo sysinfo;
  40. /******************************************************************************
  41. * Routine: delay
  42. * Description: spinning delay to use before udelay works
  43. *****************************************************************************/
  44. static inline void delay(unsigned long loops)
  45. {
  46. __asm__ volatile ("1:\n" "subs %0, %1, #1\n"
  47. "bne 1b":"=r" (loops):"0"(loops));
  48. }
  49. /******************************************************************************
  50. * Routine: secure_unlock
  51. * Description: Setup security registers for access
  52. * (GP Device only)
  53. *****************************************************************************/
  54. void secure_unlock_mem(void)
  55. {
  56. pm_t *pm_rt_ape_base = (pm_t *)PM_RT_APE_BASE_ADDR_ARM;
  57. pm_t *pm_gpmc_base = (pm_t *)PM_GPMC_BASE_ADDR_ARM;
  58. pm_t *pm_ocm_ram_base = (pm_t *)PM_OCM_RAM_BASE_ADDR_ARM;
  59. pm_t *pm_iva2_base = (pm_t *)PM_IVA2_BASE_ADDR_ARM;
  60. sms_t *sms_base = (sms_t *)OMAP34XX_SMS_BASE;
  61. /* Protection Module Register Target APE (PM_RT) */
  62. writel(UNLOCK_1, &pm_rt_ape_base->req_info_permission_1);
  63. writel(UNLOCK_1, &pm_rt_ape_base->read_permission_0);
  64. writel(UNLOCK_1, &pm_rt_ape_base->wirte_permission_0);
  65. writel(UNLOCK_2, &pm_rt_ape_base->addr_match_1);
  66. writel(UNLOCK_3, &pm_gpmc_base->req_info_permission_0);
  67. writel(UNLOCK_3, &pm_gpmc_base->read_permission_0);
  68. writel(UNLOCK_3, &pm_gpmc_base->wirte_permission_0);
  69. writel(UNLOCK_3, &pm_ocm_ram_base->req_info_permission_0);
  70. writel(UNLOCK_3, &pm_ocm_ram_base->read_permission_0);
  71. writel(UNLOCK_3, &pm_ocm_ram_base->wirte_permission_0);
  72. writel(UNLOCK_2, &pm_ocm_ram_base->addr_match_2);
  73. /* IVA Changes */
  74. writel(UNLOCK_3, &pm_iva2_base->req_info_permission_0);
  75. writel(UNLOCK_3, &pm_iva2_base->read_permission_0);
  76. writel(UNLOCK_3, &pm_iva2_base->wirte_permission_0);
  77. /* SDRC region 0 public */
  78. writel(UNLOCK_1, &sms_base->rg_att0);
  79. }
  80. /******************************************************************************
  81. * Routine: secureworld_exit()
  82. * Description: If chip is EMU and boot type is external
  83. * configure secure registers and exit secure world
  84. * general use.
  85. *****************************************************************************/
  86. void secureworld_exit()
  87. {
  88. unsigned long i;
  89. /* configrue non-secure access control register */
  90. __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 2":"=r"(i));
  91. /* enabling co-processor CP10 and CP11 accesses in NS world */
  92. __asm__ __volatile__("orr %0, %0, #0xC00":"=r"(i));
  93. /*
  94. * allow allocation of locked TLBs and L2 lines in NS world
  95. * allow use of PLE registers in NS world also
  96. */
  97. __asm__ __volatile__("orr %0, %0, #0x70000":"=r"(i));
  98. __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 2":"=r"(i));
  99. /* Enable ASA in ACR register */
  100. __asm__ __volatile__("mrc p15, 0, %0, c1, c0, 1":"=r"(i));
  101. __asm__ __volatile__("orr %0, %0, #0x10":"=r"(i));
  102. __asm__ __volatile__("mcr p15, 0, %0, c1, c0, 1":"=r"(i));
  103. /* Exiting secure world */
  104. __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 0":"=r"(i));
  105. __asm__ __volatile__("orr %0, %0, #0x31":"=r"(i));
  106. __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 0":"=r"(i));
  107. }
  108. /******************************************************************************
  109. * Routine: setup_auxcr()
  110. * Description: Write to AuxCR desired value using SMI.
  111. * general use.
  112. *****************************************************************************/
  113. void setup_auxcr()
  114. {
  115. unsigned long i;
  116. volatile unsigned int j;
  117. /* Save r0, r12 and restore them after usage */
  118. __asm__ __volatile__("mov %0, r12":"=r"(j));
  119. __asm__ __volatile__("mov %0, r0":"=r"(i));
  120. /*
  121. * GP Device ROM code API usage here
  122. * r12 = AUXCR Write function and r0 value
  123. */
  124. __asm__ __volatile__("mov r12, #0x3");
  125. __asm__ __volatile__("mrc p15, 0, r0, c1, c0, 1");
  126. /* Enabling ASA */
  127. __asm__ __volatile__("orr r0, r0, #0x10");
  128. /* Enable L1NEON */
  129. __asm__ __volatile__("orr r0, r0, #1 << 5");
  130. /* SMI instruction to call ROM Code API */
  131. __asm__ __volatile__(".word 0xE1600070");
  132. __asm__ __volatile__("mov r0, %0":"=r"(i));
  133. __asm__ __volatile__("mov r12, %0":"=r"(j));
  134. }
  135. /******************************************************************************
  136. * Routine: try_unlock_sram()
  137. * Description: If chip is GP/EMU(special) type, unlock the SRAM for
  138. * general use.
  139. *****************************************************************************/
  140. void try_unlock_memory()
  141. {
  142. int mode;
  143. int in_sdram = is_running_in_sdram();
  144. /*
  145. * if GP device unlock device SRAM for general use
  146. * secure code breaks for Secure/Emulation device - HS/E/T
  147. */
  148. mode = get_device_type();
  149. if (mode == GP_DEVICE)
  150. secure_unlock_mem();
  151. /*
  152. * If device is EMU and boot is XIP external booting
  153. * Unlock firewalls and disable L2 and put chip
  154. * out of secure world
  155. *
  156. * Assuming memories are unlocked by the demon who put us in SDRAM
  157. */
  158. if ((mode <= EMU_DEVICE) && (get_boot_type() == 0x1F)
  159. && (!in_sdram)) {
  160. secure_unlock_mem();
  161. secureworld_exit();
  162. }
  163. return;
  164. }
  165. /******************************************************************************
  166. * Routine: s_init
  167. * Description: Does early system init of muxing and clocks.
  168. * - Called path is with SRAM stack.
  169. *****************************************************************************/
  170. void s_init(void)
  171. {
  172. int in_sdram = is_running_in_sdram();
  173. watchdog_init();
  174. try_unlock_memory();
  175. /*
  176. * Right now flushing at low MPU speed.
  177. * Need to move after clock init
  178. */
  179. v7_flush_dcache_all(get_device_type());
  180. #ifndef CONFIG_ICACHE_OFF
  181. icache_enable();
  182. #endif
  183. #ifdef CONFIG_L2_OFF
  184. l2cache_disable();
  185. #else
  186. l2cache_enable();
  187. #endif
  188. /*
  189. * Writing to AuxCR in U-boot using SMI for GP DEV
  190. * Currently SMI in Kernel on ES2 devices seems to have an issue
  191. * Once that is resolved, we can postpone this config to kernel
  192. */
  193. if (get_device_type() == GP_DEVICE)
  194. setup_auxcr();
  195. set_muxconf_regs();
  196. delay(100);
  197. prcm_init();
  198. per_clocks_enable();
  199. if (!in_sdram)
  200. sdrc_init();
  201. }
  202. /******************************************************************************
  203. * Routine: wait_for_command_complete
  204. * Description: Wait for posting to finish on watchdog
  205. *****************************************************************************/
  206. void wait_for_command_complete(watchdog_t *wd_base)
  207. {
  208. int pending = 1;
  209. do {
  210. pending = readl(&wd_base->wwps);
  211. } while (pending);
  212. }
  213. /******************************************************************************
  214. * Routine: watchdog_init
  215. * Description: Shut down watch dogs
  216. *****************************************************************************/
  217. void watchdog_init(void)
  218. {
  219. watchdog_t *wd2_base = (watchdog_t *)WD2_BASE;
  220. prcm_t *prcm_base = (prcm_t *)PRCM_BASE;
  221. /*
  222. * There are 3 watch dogs WD1=Secure, WD2=MPU, WD3=IVA. WD1 is
  223. * either taken care of by ROM (HS/EMU) or not accessible (GP).
  224. * We need to take care of WD2-MPU or take a PRCM reset. WD3
  225. * should not be running and does not generate a PRCM reset.
  226. */
  227. sr32(&prcm_base->fclken_wkup, 5, 1, 1);
  228. sr32(&prcm_base->iclken_wkup, 5, 1, 1);
  229. wait_on_value(ST_WDT2, 0x20, &prcm_base->idlest_wkup, 5);
  230. writel(WD_UNLOCK1, &wd2_base->wspr);
  231. wait_for_command_complete(wd2_base);
  232. writel(WD_UNLOCK2, &wd2_base->wspr);
  233. }
  234. /******************************************************************************
  235. * Routine: dram_init
  236. * Description: sets uboots idea of sdram size
  237. *****************************************************************************/
  238. int dram_init(void)
  239. {
  240. DECLARE_GLOBAL_DATA_PTR;
  241. unsigned int size0 = 0, size1 = 0;
  242. u32 btype;
  243. btype = get_board_type();
  244. display_board_info(btype);
  245. /*
  246. * If a second bank of DDR is attached to CS1 this is
  247. * where it can be started. Early init code will init
  248. * memory on CS0.
  249. */
  250. if ((sysinfo.mtype == DDR_COMBO) || (sysinfo.mtype == DDR_STACKED)) {
  251. do_sdrc_init(CS1, NOT_EARLY);
  252. make_cs1_contiguous();
  253. }
  254. size0 = get_sdr_cs_size(CS0);
  255. size1 = get_sdr_cs_size(CS1);
  256. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  257. gd->bd->bi_dram[0].size = size0;
  258. gd->bd->bi_dram[1].start = PHYS_SDRAM_1 + get_sdr_cs_offset(CS1);
  259. gd->bd->bi_dram[1].size = size1;
  260. return 0;
  261. }
  262. /******************************************************************************
  263. * Dummy function to handle errors for EABI incompatibility
  264. *****************************************************************************/
  265. void raise(void)
  266. {
  267. }
  268. /******************************************************************************
  269. * Dummy function to handle errors for EABI incompatibility
  270. *****************************************************************************/
  271. void abort(void)
  272. {
  273. }
  274. #ifdef CONFIG_NAND_OMAP_GPMC
  275. /******************************************************************************
  276. * OMAP3 specific command to switch between NAND HW and SW ecc
  277. *****************************************************************************/
  278. static int do_switch_ecc(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
  279. {
  280. if (argc != 2)
  281. goto usage;
  282. if (strncmp(argv[1], "hw", 2) == 0)
  283. omap_nand_switch_ecc(1);
  284. else if (strncmp(argv[1], "sw", 2) == 0)
  285. omap_nand_switch_ecc(0);
  286. else
  287. goto usage;
  288. return 0;
  289. usage:
  290. printf ("Usage: nandecc %s\n", cmdtp->help);
  291. return 1;
  292. }
  293. U_BOOT_CMD(
  294. nandecc, 2, 1, do_switch_ecc,
  295. "nandecc - switch OMAP3 NAND ECC calculation algorithm\n",
  296. "[hw/sw] - Switch between NAND hardware (hw) or software (sw) ecc algorithm\n"
  297. );
  298. #endif /* CONFIG_NAND_OMAP_GPMC */