tegra30.dtsi 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. #include "skeleton.dtsi"
  2. / {
  3. compatible = "nvidia,tegra30";
  4. tegra_car: clock@60006000 {
  5. compatible = "nvidia,tegra30-car", "nvidia,tegra20-car";
  6. reg = <0x60006000 0x1000>;
  7. #clock-cells = <1>;
  8. };
  9. apbdma: dma {
  10. compatible = "nvidia,tegra30-apbdma", "nvidia,tegra20-apbdma";
  11. reg = <0x6000a000 0x1400>;
  12. interrupts = <0 104 0x04
  13. 0 105 0x04
  14. 0 106 0x04
  15. 0 107 0x04
  16. 0 108 0x04
  17. 0 109 0x04
  18. 0 110 0x04
  19. 0 111 0x04
  20. 0 112 0x04
  21. 0 113 0x04
  22. 0 114 0x04
  23. 0 115 0x04
  24. 0 116 0x04
  25. 0 117 0x04
  26. 0 118 0x04
  27. 0 119 0x04
  28. 0 128 0x04
  29. 0 129 0x04
  30. 0 130 0x04
  31. 0 131 0x04
  32. 0 132 0x04
  33. 0 133 0x04
  34. 0 134 0x04
  35. 0 135 0x04
  36. 0 136 0x04
  37. 0 137 0x04
  38. 0 138 0x04
  39. 0 139 0x04
  40. 0 140 0x04
  41. 0 141 0x04
  42. 0 142 0x04
  43. 0 143 0x04>;
  44. };
  45. i2c@7000c000 {
  46. #address-cells = <1>;
  47. #size-cells = <0>;
  48. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  49. reg = <0x7000C000 0x100>;
  50. /* PERIPH_ID_I2C1, CLK_M */
  51. clocks = <&tegra_car 12>;
  52. };
  53. i2c@7000c400 {
  54. #address-cells = <1>;
  55. #size-cells = <0>;
  56. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  57. reg = <0x7000C400 0x100>;
  58. /* PERIPH_ID_I2C2, CLK_M */
  59. clocks = <&tegra_car 54>;
  60. };
  61. i2c@7000c500 {
  62. #address-cells = <1>;
  63. #size-cells = <0>;
  64. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  65. reg = <0x7000C500 0x100>;
  66. /* PERIPH_ID_I2C3, CLK_M */
  67. clocks = <&tegra_car 67>;
  68. };
  69. i2c@7000c700 {
  70. #address-cells = <1>;
  71. #size-cells = <0>;
  72. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  73. reg = <0x7000C700 0x100>;
  74. /* PERIPH_ID_I2C4, CLK_M */
  75. clocks = <&tegra_car 103>;
  76. };
  77. i2c@7000d000 {
  78. #address-cells = <1>;
  79. #size-cells = <0>;
  80. compatible = "nvidia,tegra30-i2c", "nvidia,tegra20-i2c";
  81. reg = <0x7000D000 0x100>;
  82. /* PERIPH_ID_I2C_DVC, CLK_M */
  83. clocks = <&tegra_car 47>;
  84. };
  85. spi@7000d400 {
  86. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  87. reg = <0x7000d400 0x200>;
  88. interrupts = <0 59 0x04>;
  89. nvidia,dma-request-selector = <&apbdma 15>;
  90. #address-cells = <1>;
  91. #size-cells = <0>;
  92. status = "disabled";
  93. /* PERIPH_ID_SBC1, PLLP_OUT0 */
  94. clocks = <&tegra_car 41>;
  95. };
  96. spi@7000d600 {
  97. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  98. reg = <0x7000d600 0x200>;
  99. interrupts = <0 82 0x04>;
  100. nvidia,dma-request-selector = <&apbdma 16>;
  101. #address-cells = <1>;
  102. #size-cells = <0>;
  103. status = "disabled";
  104. /* PERIPH_ID_SBC2, PLLP_OUT0 */
  105. clocks = <&tegra_car 44>;
  106. };
  107. spi@7000d800 {
  108. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  109. reg = <0x7000d480 0x200>;
  110. interrupts = <0 83 0x04>;
  111. nvidia,dma-request-selector = <&apbdma 17>;
  112. #address-cells = <1>;
  113. #size-cells = <0>;
  114. status = "disabled";
  115. /* PERIPH_ID_SBC3, PLLP_OUT0 */
  116. clocks = <&tegra_car 46>;
  117. };
  118. spi@7000da00 {
  119. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  120. reg = <0x7000da00 0x200>;
  121. interrupts = <0 93 0x04>;
  122. nvidia,dma-request-selector = <&apbdma 18>;
  123. #address-cells = <1>;
  124. #size-cells = <0>;
  125. status = "disabled";
  126. /* PERIPH_ID_SBC4, PLLP_OUT0 */
  127. clocks = <&tegra_car 68>;
  128. };
  129. spi@7000dc00 {
  130. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  131. reg = <0x7000dc00 0x200>;
  132. interrupts = <0 94 0x04>;
  133. nvidia,dma-request-selector = <&apbdma 27>;
  134. #address-cells = <1>;
  135. #size-cells = <0>;
  136. status = "disabled";
  137. /* PERIPH_ID_SBC5, PLLP_OUT0 */
  138. clocks = <&tegra_car 104>;
  139. };
  140. spi@7000de00 {
  141. compatible = "nvidia,tegra30-slink", "nvidia,tegra20-slink";
  142. reg = <0x7000de00 0x200>;
  143. interrupts = <0 79 0x04>;
  144. nvidia,dma-request-selector = <&apbdma 28>;
  145. #address-cells = <1>;
  146. #size-cells = <0>;
  147. status = "disabled";
  148. /* PERIPH_ID_SBC6, PLLP_OUT0 */
  149. clocks = <&tegra_car 105>;
  150. };
  151. };