HMI10.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487
  1. /*
  2. * (C) Copyright 2000-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_HMI10
  33. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  34. #define CONFIG_TQM823L 1 /* ...on a TQM8xxL module */
  35. #define CONFIG_LCD
  36. #define CONFIG_NEC_NL6448BC33_54 /* NEC NL6448BC33_54 display */
  37. #ifdef CONFIG_LCD /* with LCD controller ? */
  38. #define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
  39. #endif
  40. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  41. #undef CONFIG_8xx_CONS_SMC2
  42. #undef CONFIG_8xx_CONS_NONE
  43. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  44. #define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  45. #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  46. #define CONFIG_PS2SERIAL 2 /* .. on COM3 */
  47. #define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
  48. #define CONFIG_BOOTCOUNT_LIMIT
  49. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  50. #define CONFIG_BOARD_TYPES 1 /* support board types */
  51. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  52. #undef CONFIG_BOOTARGS
  53. #define CONFIG_EXTRA_ENV_SETTINGS \
  54. "netdev=eth0\0" \
  55. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  56. "nfsroot=${serverip}:${rootpath}\0" \
  57. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  58. "addip=setenv bootargs ${bootargs} " \
  59. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  60. ":${hostname}:${netdev}:off panic=1\0" \
  61. "flash_nfs=run nfsargs addip;" \
  62. "bootm ${kernel_addr}\0" \
  63. "flash_self=run ramargs addip;" \
  64. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  65. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  66. "rootpath=/opt/eldk/ppc_8xx\0" \
  67. "bootfile=/tftpboot/HMI10/uImage\0" \
  68. "kernel_addr=40040000\0" \
  69. "ramdisk_addr=40100000\0" \
  70. ""
  71. #define CONFIG_BOOTCOMMAND "run flash_self"
  72. #define CONFIG_BOARD_EARLY_INIT_R 1
  73. #define CONFIG_MISC_INIT_R 1
  74. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  75. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  76. /* enable I2C and select the hardware/software driver */
  77. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  78. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  79. #define CFG_I2C_SPEED 40000 /* 40 kHz is supposed to work */
  80. #define CFG_I2C_SLAVE 0xFE
  81. /* Software (bit-bang) I2C driver configuration */
  82. #define PB_SCL 0x00000020 /* PB 26 */
  83. #define PB_SDA 0x00000010 /* PB 27 */
  84. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  85. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  86. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  87. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  88. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  89. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  90. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  91. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  92. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  93. #undef CONFIG_WATCHDOG /* watchdog disabled */
  94. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  95. #define CONFIG_CAN_DRIVER 1 /* CAN Driver support enabled */
  96. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  97. #define CONFIG_MAC_PARTITION
  98. #define CONFIG_DOS_PARTITION
  99. #define CONFIG_RTC_DS1337 /* Use ds1337 rtc via i2c */
  100. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  101. /*
  102. * Command line configuration.
  103. */
  104. #include <config_cmd_default.h>
  105. #define CONFIG_CMD_ASKENV
  106. #define CONFIG_CMD_DATE
  107. #define CONFIG_CMD_DHCP
  108. #define CONFIG_CMD_FAT
  109. #define CONFIG_CMD_I2C
  110. #define CONFIG_CMD_IDE
  111. #define CONFIG_CMD_NFS
  112. #define CONFIG_CMD_SNTP
  113. #ifdef CONFIG_SPLASH_SCREEN
  114. #define CONFIG_CMD_BMP
  115. #endif
  116. /*
  117. * Miscellaneous configurable options
  118. */
  119. #define CFG_LONGHELP /* undef to save memory */
  120. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  121. #if 0
  122. #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
  123. #endif
  124. #ifdef CFG_HUSH_PARSER
  125. #define CFG_PROMPT_HUSH_PS2 "> "
  126. #endif
  127. #if defined(CONFIG_CMD_KGDB)
  128. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  129. #else
  130. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  131. #endif
  132. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  133. #define CFG_MAXARGS 16 /* max number of command args */
  134. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  135. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  136. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  137. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  138. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  139. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  140. /*
  141. * Low Level Configuration Settings
  142. * (address mappings, register initial values, etc.)
  143. * You should know what you are doing if you make changes here.
  144. */
  145. /*-----------------------------------------------------------------------
  146. * Internal Memory Mapped Register
  147. */
  148. #define CFG_IMMR 0xFFF00000
  149. /*-----------------------------------------------------------------------
  150. * Definitions for initial stack pointer and data area (in DPRAM)
  151. */
  152. #define CFG_INIT_RAM_ADDR CFG_IMMR
  153. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  154. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  155. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  156. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  157. /*-----------------------------------------------------------------------
  158. * Start addresses for the final memory configuration
  159. * (Set up by the startup code)
  160. * Please note that CFG_SDRAM_BASE _must_ start at 0
  161. */
  162. #define CFG_SDRAM_BASE 0x00000000
  163. #define CFG_FLASH_BASE 0x40000000
  164. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  165. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  166. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  167. /*
  168. * For booting Linux, the board info and command line data
  169. * have to be in the first 8 MB of memory, since this is
  170. * the maximum mapped by the Linux kernel during initialization.
  171. */
  172. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  173. /*-----------------------------------------------------------------------
  174. * FLASH organization
  175. */
  176. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  177. #define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  178. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  179. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  180. #define CFG_ENV_IS_IN_FLASH 1
  181. #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  182. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  183. /* Address and size of Redundant Environment Sector */
  184. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
  185. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  186. /*-----------------------------------------------------------------------
  187. * Hardware Information Block
  188. */
  189. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  190. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  191. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  192. /*-----------------------------------------------------------------------
  193. * Cache Configuration
  194. */
  195. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  196. #if defined(CONFIG_CMD_KGDB)
  197. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  198. #endif
  199. /*-----------------------------------------------------------------------
  200. * SYPCR - System Protection Control 11-9
  201. * SYPCR can only be written once after reset!
  202. *-----------------------------------------------------------------------
  203. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  204. */
  205. #if defined(CONFIG_WATCHDOG)
  206. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  207. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  208. #else
  209. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  210. #endif
  211. /*-----------------------------------------------------------------------
  212. * SIUMCR - SIU Module Configuration 11-6
  213. *-----------------------------------------------------------------------
  214. * PCMCIA config., multi-function pin tri-state
  215. */
  216. #ifndef CONFIG_CAN_DRIVER
  217. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  218. #else /* we must activate GPL5 in the SIUMCR for CAN */
  219. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  220. #endif /* CONFIG_CAN_DRIVER */
  221. /*-----------------------------------------------------------------------
  222. * TBSCR - Time Base Status and Control 11-26
  223. *-----------------------------------------------------------------------
  224. * Clear Reference Interrupt Status, Timebase freezing enabled
  225. */
  226. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  227. /*-----------------------------------------------------------------------
  228. * RTCSC - Real-Time Clock Status and Control Register 11-27
  229. *-----------------------------------------------------------------------
  230. */
  231. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  232. /*-----------------------------------------------------------------------
  233. * PISCR - Periodic Interrupt Status and Control 11-31
  234. *-----------------------------------------------------------------------
  235. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  236. */
  237. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  238. /*-----------------------------------------------------------------------
  239. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  240. *-----------------------------------------------------------------------
  241. * Reset PLL lock status sticky bit, timer expired status bit and timer
  242. * interrupt status bit
  243. *
  244. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  245. */
  246. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  247. /*-----------------------------------------------------------------------
  248. * SCCR - System Clock and reset Control Register 15-27
  249. *-----------------------------------------------------------------------
  250. * Set clock output, timebase and RTC source and divider,
  251. * power management and some other internal clocks
  252. */
  253. #define SCCR_MASK SCCR_EBDF11
  254. #define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  255. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  256. SCCR_DFALCD00)
  257. /*-----------------------------------------------------------------------
  258. * PCMCIA stuff
  259. *-----------------------------------------------------------------------
  260. *
  261. */
  262. #define CFG_PCMCIA_MEM_ADDR (0xE0100000)
  263. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  264. #define CFG_PCMCIA_DMA_ADDR (0xE4100000)
  265. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  266. #define CFG_PCMCIA_ATTRB_ADDR (0xE8100000)
  267. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  268. #define CFG_PCMCIA_IO_ADDR (0xEC100000)
  269. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  270. #define PCMCIA_MEM_WIN_NO 5
  271. #define NSCU_OE_INV 1 /* PCMCIA_GCRX_CXOE is inverted */
  272. /*-----------------------------------------------------------------------
  273. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  274. *-----------------------------------------------------------------------
  275. */
  276. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  277. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  278. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  279. #ifndef CONFIG_STATUS_LED /* Status and IDE LED's are mutually exclusive */
  280. #define CONFIG_IDE_LED 1 /* LED for ide supported */
  281. #endif
  282. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  283. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  284. #define CFG_ATA_IDE0_OFFSET 0x0000
  285. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  286. /* Offset for data I/O */
  287. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  288. /* Offset for normal register accesses */
  289. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  290. /* Offset for alternate registers */
  291. #define CFG_ATA_ALT_OFFSET 0x0100
  292. /*-----------------------------------------------------------------------
  293. *
  294. *-----------------------------------------------------------------------
  295. *
  296. */
  297. #define CFG_DER 0
  298. /*
  299. * Init Memory Controller:
  300. *
  301. * BR0/1 and OR0/1 (FLASH)
  302. */
  303. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  304. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  305. /* used to re-map FLASH both when starting from SRAM or FLASH:
  306. * restrict access enough to keep SRAM working (if any)
  307. * but not too much to meddle with FLASH accesses
  308. */
  309. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  310. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  311. /*
  312. * FLASH timing:
  313. */
  314. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  315. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  316. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  317. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  318. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  319. #define CFG_OR1_REMAP CFG_OR0_REMAP
  320. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  321. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  322. /*
  323. * BR2/3 and OR2/3 (SDRAM)
  324. *
  325. */
  326. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  327. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  328. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  329. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  330. #define CFG_OR_TIMING_SDRAM 0x00000A00
  331. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  332. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  333. #ifndef CONFIG_CAN_DRIVER
  334. #define CFG_OR3_PRELIM CFG_OR2_PRELIM
  335. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  336. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  337. #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  338. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  339. #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
  340. #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
  341. BR_PS_8 | BR_MS_UPMB | BR_V )
  342. #endif /* CONFIG_CAN_DRIVER */
  343. /*
  344. * Memory Periodic Timer Prescaler
  345. *
  346. * The Divider for PTA (refresh timer) configuration is based on an
  347. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  348. * the number of chip selects (NCS) and the actually needed refresh
  349. * rate is done by setting MPTPR.
  350. *
  351. * PTA is calculated from
  352. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  353. *
  354. * gclk CPU clock (not bus clock!)
  355. * Trefresh Refresh cycle * 4 (four word bursts used)
  356. *
  357. * 4096 Rows from SDRAM example configuration
  358. * 1000 factor s -> ms
  359. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  360. * 4 Number of refresh cycles per period
  361. * 64 Refresh cycle in ms per number of rows
  362. * --------------------------------------------
  363. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  364. *
  365. * 50 MHz => 50.000.000 / Divider = 98
  366. * 66 Mhz => 66.000.000 / Divider = 129
  367. * 80 Mhz => 80.000.000 / Divider = 156
  368. */
  369. #define CFG_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
  370. #define CFG_MAMR_PTA 98
  371. /*
  372. * For 16 MBit, refresh rates could be 31.3 us
  373. * (= 64 ms / 2K = 125 / quad bursts).
  374. * For a simpler initialization, 15.6 us is used instead.
  375. *
  376. * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  377. * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  378. */
  379. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  380. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  381. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  382. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  383. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  384. /*
  385. * MAMR settings for SDRAM
  386. */
  387. /* 8 column SDRAM */
  388. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  389. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  390. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  391. /* 9 column SDRAM */
  392. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  393. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  394. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  395. /*
  396. * Internal Definitions
  397. *
  398. * Boot Flags
  399. */
  400. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  401. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  402. #endif /* __CONFIG_H */