TQM5200.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004-2006
  6. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
  35. #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
  36. /* On a Cameron or on a FO300 board or ... */
  37. #if !defined(CONFIG_CAM5200) && !defined(CONFIG_FO300)
  38. #define CONFIG_STK52XX 1 /* ... on a STK52XX board */
  39. #endif
  40. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  41. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  42. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  43. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  44. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  45. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  46. #endif
  47. /*
  48. * Serial console configuration
  49. */
  50. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  51. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  52. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  53. #ifdef CONFIG_FO300
  54. #define CFG_DEVICE_NULLDEV 1 /* enable null device */
  55. #define CONFIG_SILENT_CONSOLE 1 /* enable silent startup */
  56. #define CONFIG_BOARD_EARLY_INIT_F 1 /* used to detect S1 switch position */
  57. #define CONFIG_USB_BIN_FIXUP 1 /* for a buggy USB device */
  58. #if 0
  59. #define FO300_SILENT_CONSOLE_WHEN_S1_CLOSED 1 /* silent console on PSC1 when S1 */
  60. /* switch is closed */
  61. #endif
  62. #undef FO300_SILENT_CONSOLE_WHEN_S1_CLOSED /* silent console on PSC1 when S1 */
  63. /* switch is open */
  64. #endif /* CONFIG_FO300 */
  65. #ifdef CONFIG_STK52XX
  66. #define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  67. #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  68. #define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
  69. #define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
  70. #define CONFIG_BOARD_EARLY_INIT_R
  71. #endif /* CONFIG_STK52XX */
  72. /*
  73. * PCI Mapping:
  74. * 0x40000000 - 0x4fffffff - PCI Memory
  75. * 0x50000000 - 0x50ffffff - PCI IO Space
  76. */
  77. #ifdef CONFIG_STK52XX
  78. #define CONFIG_PCI 1
  79. #define CONFIG_PCI_PNP 1
  80. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  81. #define CONFIG_PCI_MEM_BUS 0x40000000
  82. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  83. #define CONFIG_PCI_MEM_SIZE 0x10000000
  84. #define CONFIG_PCI_IO_BUS 0x50000000
  85. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  86. #define CONFIG_PCI_IO_SIZE 0x01000000
  87. #define CONFIG_NET_MULTI 1
  88. #define CONFIG_EEPRO100 1
  89. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  90. #define CONFIG_NS8382X 1
  91. #endif /* CONFIG_STK52XX */
  92. #ifdef CONFIG_PCI
  93. #define ADD_PCI_CMD CFG_CMD_PCI
  94. #else
  95. #define ADD_PCI_CMD 0
  96. #endif
  97. /*
  98. * Video console
  99. */
  100. #ifndef CONFIG_TQM5200S /* No graphics controller on TQM5200S */
  101. #define CONFIG_VIDEO
  102. #define CONFIG_VIDEO_SM501
  103. #define CONFIG_VIDEO_SM501_32BPP
  104. #define CONFIG_CFB_CONSOLE
  105. #define CONFIG_VIDEO_LOGO
  106. #ifndef CONFIG_FO300
  107. #define CONFIG_CONSOLE_EXTRA_INFO
  108. #else
  109. #define CONFIG_VIDEO_BMP_LOGO
  110. #endif
  111. #define CONFIG_VGA_AS_SINGLE_DEVICE
  112. #define CONFIG_VIDEO_SW_CURSOR
  113. #define CONFIG_SPLASH_SCREEN
  114. #define CFG_CONSOLE_IS_IN_ENV
  115. #endif /* #ifndef CONFIG_TQM5200S */
  116. #ifdef CONFIG_VIDEO
  117. #define ADD_BMP_CMD CFG_CMD_BMP
  118. #else
  119. #define ADD_BMP_CMD 0
  120. #endif
  121. /* Partitions */
  122. #define CONFIG_MAC_PARTITION
  123. #define CONFIG_DOS_PARTITION
  124. #define CONFIG_ISO_PARTITION
  125. /* USB */
  126. #if defined(CONFIG_STK52XX) || defined(CONFIG_FO300)
  127. #define CONFIG_USB_OHCI
  128. #define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
  129. #define CONFIG_USB_STORAGE
  130. #else
  131. #define ADD_USB_CMD 0
  132. #endif
  133. #ifndef CONFIG_CAM5200
  134. /* POST support */
  135. #define CONFIG_POST (CFG_POST_MEMORY | \
  136. CFG_POST_CPU | \
  137. CFG_POST_I2C)
  138. #endif
  139. #ifdef CONFIG_POST
  140. #define CFG_CMD_POST_DIAG CFG_CMD_DIAG
  141. /* preserve space for the post_word at end of on-chip SRAM */
  142. #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  143. #else
  144. #define CFG_CMD_POST_DIAG 0
  145. #endif
  146. /* IDE */
  147. #if defined (CONFIG_MINIFAP) || defined (CONFIG_STK52XX) || defined(CONFIG_FO300)
  148. #define ADD_IDE_CMD (CFG_CMD_IDE | CFG_CMD_FAT | CFG_CMD_EXT2)
  149. #else
  150. #define ADD_IDE_CMD 0
  151. #endif
  152. /*
  153. * Supported commands
  154. */
  155. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  156. ADD_BMP_CMD | \
  157. ADD_IDE_CMD | \
  158. ADD_PCI_CMD | \
  159. ADD_USB_CMD | \
  160. CFG_CMD_ASKENV | \
  161. CFG_CMD_DATE | \
  162. CFG_CMD_DHCP | \
  163. CFG_CMD_EEPROM | \
  164. CFG_CMD_I2C | \
  165. CFG_CMD_JFFS2 | \
  166. CFG_CMD_MII | \
  167. CFG_CMD_NFS | \
  168. CFG_CMD_PING | \
  169. CFG_CMD_POST_DIAG | \
  170. CFG_CMD_REGINFO | \
  171. CFG_CMD_SNTP | \
  172. CFG_CMD_BSP)
  173. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  174. #include <cmd_confdefs.h>
  175. #define CONFIG_TIMESTAMP /* display image timestamps */
  176. #if (TEXT_BASE != 0xFFF00000)
  177. # define CFG_LOWBOOT 1 /* Boot low */
  178. #endif
  179. /*
  180. * Autobooting
  181. */
  182. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  183. #define CONFIG_PREBOOT "echo;" \
  184. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  185. "echo"
  186. #undef CONFIG_BOOTARGS
  187. #if defined(CONFIG_TQM5200_B) && !defined(CFG_LOWBOOT)
  188. # define ENV_UPDT \
  189. "update=protect off FFF00000 +${filesize};" \
  190. "erase FFF00000 +${filesize};" \
  191. "cp.b 200000 FFF00000 ${filesize};" \
  192. "protect on FFF00000 +${filesize}\0"
  193. #else /* default lowboot configuration */
  194. # define ENV_UPDT \
  195. "update=protect off FC000000 +${filesize};" \
  196. "erase FC000000 +${filesize};" \
  197. "cp.b 200000 FC000000 ${filesize};" \
  198. "protect on FC000000 +${filesize}\0"
  199. #endif
  200. #define CONFIG_EXTRA_ENV_SETTINGS \
  201. "netdev=eth0\0" \
  202. "rootpath=/opt/eldk/ppc_6xx\0" \
  203. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  204. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  205. "nfsroot=${serverip}:${rootpath}\0" \
  206. "addip=setenv bootargs ${bootargs} " \
  207. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  208. ":${hostname}:${netdev}:off panic=1\0" \
  209. "addcons=setenv bootargs ${bootargs} " \
  210. "console=ttyS0,${baudrate}\0" \
  211. "flash_self=run ramargs addip addcons;" \
  212. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  213. "flash_nfs=run nfsargs addip addcons;" \
  214. "bootm ${kernel_addr}\0" \
  215. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addcons;" \
  216. "bootm\0" \
  217. "bootfile=/tftpboot/tqm5200/uImage\0" \
  218. "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
  219. "load=tftp 200000 ${u-boot}\0" \
  220. ENV_UPDT \
  221. ""
  222. #define CONFIG_BOOTCOMMAND "run net_nfs"
  223. /*
  224. * IPB Bus clocking configuration.
  225. */
  226. #define CFG_IPBSPEED_133 /* define for 133MHz speed */
  227. #if defined(CFG_IPBSPEED_133) && !defined(CONFIG_CAM5200)
  228. /*
  229. * PCI Bus clocking configuration
  230. *
  231. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  232. * CFG_IPBSPEED_133 is defined. This is because a PCI Clock of 66 MHz yet hasn't
  233. * been tested with a IPB Bus Clock of 66 MHz.
  234. */
  235. #define CFG_PCISPEED_66 /* define for 66MHz speed */
  236. #endif
  237. /*
  238. * I2C configuration
  239. */
  240. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  241. #ifdef CONFIG_TQM5200_REV100
  242. #define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
  243. #else
  244. #define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
  245. #endif
  246. /*
  247. * I2C clock frequency
  248. *
  249. * Please notice, that the resulting clock frequency could differ from the
  250. * configured value. This is because the I2C clock is derived from system
  251. * clock over a frequency divider with only a few divider values. U-boot
  252. * calculates the best approximation for CFG_I2C_SPEED. However the calculated
  253. * approximation allways lies below the configured value, never above.
  254. */
  255. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  256. #define CFG_I2C_SLAVE 0x7F
  257. /*
  258. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
  259. * also). For other EEPROMs configuration should be verified. On Mini-FAP the
  260. * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
  261. * same configuration could be used.
  262. */
  263. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  264. #define CFG_I2C_EEPROM_ADDR_LEN 2
  265. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  266. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
  267. /*
  268. * HW-Monitor configuration on Mini-FAP
  269. */
  270. #if defined (CONFIG_MINIFAP)
  271. #define CFG_I2C_HWMON_ADDR 0x2C
  272. #endif
  273. /* List of I2C addresses to be verified by POST */
  274. #if defined (CONFIG_MINIFAP)
  275. #undef I2C_ADDR_LIST
  276. #define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \
  277. CFG_I2C_HWMON_ADDR, \
  278. CFG_I2C_SLAVE }
  279. #endif
  280. /*
  281. * Flash configuration
  282. */
  283. #define CFG_FLASH_BASE 0xFC000000
  284. #ifndef CONFIG_CAM5200
  285. /* use CFI flash driver */
  286. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  287. #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  288. #define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
  289. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  290. (= chip selects) */
  291. #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  292. #else /* CONFIG_CAM5200 */
  293. #define CFG_MAX_FLASH_BANKS 2 /* max num of flash banks
  294. (= chip selects) */
  295. #define CFG_FLASH_WORD_SIZE unsigned int /* main flash device with */
  296. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  297. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  298. #define CFG_FLASH_ADDR0 0x555
  299. #define CFG_FLASH_ADDR1 0x2AA
  300. #define CFG_FLASH_2ND_16BIT_DEV 1 /* NIOS flash is a 16bit device */
  301. #define CFG_MAX_FLASH_SECT 128
  302. #endif /* ifndef CONFIG_CAM5200 */
  303. #define CFG_FLASH_EMPTY_INFO
  304. #define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
  305. #define CFG_FLASH_USE_BUFFER_WRITE 1
  306. #if defined (CONFIG_CAM5200)
  307. # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
  308. #elif defined(CONFIG_TQM5200_B)
  309. # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00080000)
  310. #else
  311. # define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
  312. #endif
  313. /* Dynamic MTD partition support */
  314. #define CONFIG_JFFS2_CMDLINE
  315. #define MTDIDS_DEFAULT "nor0=TQM5200-0"
  316. #ifdef CONFIG_STK52XX
  317. # if defined(CONFIG_TQM5200_B)
  318. # if defined(CFG_LOWBOOT)
  319. # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:1m(firmware)," \
  320. "1536k(kernel)," \
  321. "3584k(small-fs)," \
  322. "2m(initrd)," \
  323. "8m(misc)," \
  324. "16m(big-fs)"
  325. # else /* highboot */
  326. # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:2560k(kernel)," \
  327. "3584k(small-fs)," \
  328. "2m(initrd)," \
  329. "8m(misc)," \
  330. "15m(big-fs)," \
  331. "1m(firmware)"
  332. # endif /* CFG_LOWBOOT */
  333. # else /* !CONFIG_TQM5200_B */
  334. # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
  335. "1408k(kernel)," \
  336. "2m(initrd)," \
  337. "4m(small-fs)," \
  338. "8m(misc)," \
  339. "16m(big-fs)"
  340. # endif /* CONFIG_TQM5200_B */
  341. #elif defined (CONFIG_CAM5200)
  342. # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:768k(firmware)," \
  343. "1792k(kernel)," \
  344. "5632k(rootfs)," \
  345. "24m(home)"
  346. #elif defined (CONFIG_FO300)
  347. # define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
  348. "1408k(kernel)," \
  349. "2m(initrd)," \
  350. "4m(small-fs)," \
  351. "8m(misc)," \
  352. "16m(big-fs)"
  353. #else
  354. # error "Unknown Carrier Board"
  355. #endif /* CONFIG_STK52XX */
  356. /*
  357. * Environment settings
  358. */
  359. #define CFG_ENV_IS_IN_FLASH 1
  360. #define CFG_ENV_SIZE 0x4000 /* 16 k - keep small for fast booting */
  361. #if defined(CONFIG_TQM5200_B) || defined (CONFIG_CAM5200)
  362. #define CFG_ENV_SECT_SIZE 0x40000
  363. #else
  364. #define CFG_ENV_SECT_SIZE 0x20000
  365. #endif /* CONFIG_TQM5200_B */
  366. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  367. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  368. /*
  369. * Memory map
  370. */
  371. #define CFG_MBAR 0xF0000000
  372. #define CFG_SDRAM_BASE 0x00000000
  373. #define CFG_DEFAULT_MBAR 0x80000000
  374. /* Use ON-Chip SRAM until RAM will be available */
  375. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  376. #ifdef CONFIG_POST
  377. /* preserve space for the post_word at end of on-chip SRAM */
  378. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  379. #else
  380. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  381. #endif
  382. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  383. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  384. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  385. #define CFG_MONITOR_BASE TEXT_BASE
  386. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  387. # define CFG_RAMBOOT 1
  388. #endif
  389. #if defined (CONFIG_CAM5200)
  390. # define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  391. #elif defined(CONFIG_TQM5200_B)
  392. # define CFG_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
  393. #else
  394. # define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  395. #endif
  396. #define CFG_MALLOC_LEN (1024 << 10) /* Reserve 1024 kB for malloc() */
  397. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  398. /*
  399. * Ethernet configuration
  400. */
  401. #define CONFIG_MPC5xxx_FEC 1
  402. /*
  403. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  404. */
  405. /* #define CONFIG_FEC_10MBIT 1 */
  406. #define CONFIG_PHY_ADDR 0x00
  407. /*
  408. * GPIO configuration
  409. *
  410. * use CS1: Bit 0 (mask: 0x80000000):
  411. * 1 -> Pin gpio_wkup_6 as second SDRAM chip select (mem_cs1).
  412. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  413. * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
  414. * SPI on PSC3 according to PSC3 setting. Use for CAM5200.
  415. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
  416. * Use for REV200 STK52XX boards and FO300 boards. Do not use
  417. * with REV100 modules (because, there I2C1 is used as I2C bus).
  418. * use ATA: Bits 6-7 (mask 0x03000000):
  419. * 00 -> No ATA chip selects, csb_4/5 used as normal chip selects.
  420. * Use for CAM5200 board.
  421. * 01 -> ATA cs0/1 on csb_4/5. Use for the remaining boards.
  422. * use PSC6: Bits 9-11 (mask 0x00700000):
  423. * 000 -> use PSC6_0 to PSC6_3 as GPIO, PSC6 could not be used as
  424. * UART, CODEC or IrDA.
  425. * GPIO on PSC6_3 is used in post_hotkeys_pressed() to
  426. * enable extended POST tests.
  427. * Use for MINI-FAP and TQM5200_IB boards.
  428. * 101 -> use PSC6 as UART. Pins PSC6_0 to PSC6_3 are used.
  429. * Extended POST test is not available.
  430. * Use for STK52xx, FO300 and CAM5200 boards.
  431. * use PCI_DIS: Bit 16 (mask 0x00008000):
  432. * 1 -> disable PCI controller (on CAM5200 board).
  433. * use USB: Bits 18-19 (mask 0x00003000):
  434. * 10 -> two UARTs (on FO300 and CAM5200).
  435. * use PSC3: Bits 20-23 (mask: 0x00000f00):
  436. * 0000 -> All PSC3 pins are GPIOs.
  437. * 1100 -> UART/SPI (on FO300 board).
  438. * 0100 -> UART (on CAM5200 board).
  439. * use PSC2: Bits 25:27 (mask: 0x00000030):
  440. * 000 -> All PSC2 pins are GPIOs.
  441. * 100 -> UART (on CAM5200 board).
  442. * 001 -> CAN1/2 on PSC2 pins.
  443. * Use for REV100 STK52xx boards
  444. * 01x -> Use AC97 (on FO300 board).
  445. * use PSC1: Bits 29-31 (mask: 0x00000007):
  446. * 100 -> UART (on all boards).
  447. */
  448. #if defined (CONFIG_MINIFAP)
  449. # define CFG_GPS_PORT_CONFIG 0x91000004
  450. #elif defined (CONFIG_STK52XX)
  451. # if defined (CONFIG_STK52XX_REV100)
  452. # define CFG_GPS_PORT_CONFIG 0x81500014
  453. # else /* STK52xx REV200 and above */
  454. # if defined (CONFIG_TQM5200_REV100)
  455. # error TQM5200 REV100 not supported on STK52XX REV200 or above
  456. # else/* TQM5200 REV200 and above */
  457. # define CFG_GPS_PORT_CONFIG 0x91500004
  458. # endif
  459. # endif
  460. #elif defined (CONFIG_FO300)
  461. # define CFG_GPS_PORT_CONFIG 0x91502c24
  462. #elif defined (CONFIG_CAM5200)
  463. # define CFG_GPS_PORT_CONFIG 0x8050A444
  464. #else /* TMQ5200 Inbetriebnahme-Board */
  465. # define CFG_GPS_PORT_CONFIG 0x81000004
  466. #endif
  467. /*
  468. * RTC configuration
  469. */
  470. #if defined (CONFIG_STK52XX) && !defined (CONFIG_STK52XX_REV100)
  471. # define CONFIG_RTC_M41T11 1
  472. # define CFG_I2C_RTC_ADDR 0x68
  473. # define CFG_M41T11_BASE_YEAR 1900 /* because Linux uses the same base
  474. year */
  475. #else
  476. # define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  477. #endif
  478. /*
  479. * Miscellaneous configurable options
  480. */
  481. #define CFG_LONGHELP /* undef to save memory */
  482. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  483. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  484. #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
  485. #define CFG_PROMPT_HUSH_PS2 "> "
  486. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  487. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  488. #else
  489. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  490. #endif
  491. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  492. #define CFG_MAXARGS 16 /* max number of command args */
  493. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  494. /* Enable an alternate, more extensive memory test */
  495. #define CFG_ALT_MEMTEST
  496. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  497. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  498. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  499. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  500. /*
  501. * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
  502. * which is normally part of the default commands (CFV_CMD_DFL)
  503. */
  504. #define CONFIG_LOOPW
  505. /*
  506. * Various low-level settings
  507. */
  508. #if defined(CONFIG_MPC5200)
  509. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  510. #define CFG_HID0_FINAL HID0_ICE
  511. #else
  512. #define CFG_HID0_INIT 0
  513. #define CFG_HID0_FINAL 0
  514. #endif
  515. #define CFG_BOOTCS_START CFG_FLASH_BASE
  516. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  517. #ifdef CFG_PCISPEED_66
  518. #define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  519. #else
  520. #define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  521. #endif
  522. #define CFG_CS0_START CFG_FLASH_BASE
  523. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  524. #define CONFIG_LAST_STAGE_INIT
  525. /*
  526. * SRAM - Do not map below 2 GB in address space, because this area is used
  527. * for SDRAM autosizing.
  528. */
  529. #define CFG_CS2_START 0xE5000000
  530. #define CFG_CS2_SIZE 0x100000 /* 1 MByte */
  531. #define CFG_CS2_CFG 0x0004D930
  532. /*
  533. * Grafic controller - Do not map below 2 GB in address space, because this
  534. * area is used for SDRAM autosizing.
  535. */
  536. #define SM501_FB_BASE 0xE0000000
  537. #define CFG_CS1_START (SM501_FB_BASE)
  538. #define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
  539. #define CFG_CS1_CFG 0x8F48FF70
  540. #define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
  541. #define CFG_CS_BURST 0x00000000
  542. #define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
  543. #if defined(CONFIG_CAM5200)
  544. #define CFG_CS4_START 0xB0000000
  545. #define CFG_CS4_SIZE 0x00010000
  546. #define CFG_CS4_CFG 0x01019C10
  547. #define CFG_CS5_START 0xD0000000
  548. #define CFG_CS5_SIZE 0x01208000
  549. #define CFG_CS5_CFG 0x1414BF10
  550. #endif
  551. #define CFG_RESET_ADDRESS 0xff000000
  552. /*-----------------------------------------------------------------------
  553. * USB stuff
  554. *-----------------------------------------------------------------------
  555. */
  556. #define CONFIG_USB_CLOCK 0x0001BBBB
  557. #define CONFIG_USB_CONFIG 0x00001000
  558. /*-----------------------------------------------------------------------
  559. * IDE/ATA stuff Supports IDE harddisk
  560. *-----------------------------------------------------------------------
  561. */
  562. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  563. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  564. #undef CONFIG_IDE_LED /* LED for ide not supported */
  565. #define CONFIG_IDE_RESET /* reset for ide supported */
  566. #define CONFIG_IDE_PREINIT
  567. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  568. #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  569. #define CFG_ATA_IDE0_OFFSET 0x0000
  570. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  571. /* Offset for data I/O */
  572. #define CFG_ATA_DATA_OFFSET (0x0060)
  573. /* Offset for normal register accesses */
  574. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  575. /* Offset for alternate registers */
  576. #define CFG_ATA_ALT_OFFSET (0x005C)
  577. /* Interval between registers */
  578. #define CFG_ATA_STRIDE 4
  579. #endif /* __CONFIG_H */