4xx_enet.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708
  1. /*-----------------------------------------------------------------------------+
  2. *
  3. * This source code has been made available to you by IBM on an AS-IS
  4. * basis. Anyone receiving this source is licensed under IBM
  5. * copyrights to use it in any way he or she deems fit, including
  6. * copying it, modifying it, compiling it, and redistributing it either
  7. * with or without modifications. No license under IBM patents or
  8. * patent applications is to be implied by the copyright license.
  9. *
  10. * Any user of this software should understand that IBM cannot provide
  11. * technical support for this software and will not be responsible for
  12. * any consequences resulting from the use of this software.
  13. *
  14. * Any person who transfers this source code or any derivative work
  15. * must include the IBM copyright notice, this paragraph, and the
  16. * preceding two paragraphs in the transferred software.
  17. *
  18. * COPYRIGHT I B M CORPORATION 1995
  19. * LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. *-----------------------------------------------------------------------------*/
  21. /*-----------------------------------------------------------------------------+
  22. *
  23. * File Name: enetemac.c
  24. *
  25. * Function: Device driver for the ethernet EMAC3 macro on the 405GP.
  26. *
  27. * Author: Mark Wisner
  28. *
  29. * Change Activity-
  30. *
  31. * Date Description of Change BY
  32. * --------- --------------------- ---
  33. * 05-May-99 Created MKW
  34. * 27-Jun-99 Clean up JWB
  35. * 16-Jul-99 Added MAL error recovery and better IP packet handling MKW
  36. * 29-Jul-99 Added Full duplex support MKW
  37. * 06-Aug-99 Changed names for Mal CR reg MKW
  38. * 23-Aug-99 Turned off SYE when running at 10Mbs MKW
  39. * 24-Aug-99 Marked descriptor empty after call_xlc MKW
  40. * 07-Sep-99 Set MAL RX buffer size reg to ENET_MAX_MTU_ALIGNED / 16 MCG
  41. * to avoid chaining maximum sized packets. Push starting
  42. * RX descriptor address up to the next cache line boundary.
  43. * 16-Jan-00 Added support for booting with IP of 0x0 MKW
  44. * 15-Mar-00 Updated enetInit() to enable broadcast addresses in the
  45. * EMAC_RXM register. JWB
  46. * 12-Mar-01 anne-sophie.harnois@nextream.fr
  47. * - Variables are compatible with those already defined in
  48. * include/net.h
  49. * - Receive buffer descriptor ring is used to send buffers
  50. * to the user
  51. * - Info print about send/received/handled packet number if
  52. * INFO_405_ENET is set
  53. * 17-Apr-01 stefan.roese@esd-electronics.com
  54. * - MAL reset in "eth_halt" included
  55. * - Enet speed and duplex output now in one line
  56. * 08-May-01 stefan.roese@esd-electronics.com
  57. * - MAL error handling added (eth_init called again)
  58. * 13-Nov-01 stefan.roese@esd-electronics.com
  59. * - Set IST bit in EMAC_M1 reg upon 100MBit or full duplex
  60. * 04-Jan-02 stefan.roese@esd-electronics.com
  61. * - Wait for PHY auto negotiation to complete added
  62. * 06-Feb-02 stefan.roese@esd-electronics.com
  63. * - Bug fixed in waiting for auto negotiation to complete
  64. * 26-Feb-02 stefan.roese@esd-electronics.com
  65. * - rx and tx buffer descriptors now allocated (no fixed address
  66. * used anymore)
  67. * 17-Jun-02 stefan.roese@esd-electronics.com
  68. * - MAL error debug printf 'M' removed (rx de interrupt may
  69. * occur upon many incoming packets with only 4 rx buffers).
  70. *-----------------------------------------------------------------------------*
  71. * 17-Nov-03 travis.sawyer@sandburst.com
  72. * - ported from 405gp_enet.c to utilized upto 4 EMAC ports
  73. * in the 440GX. This port should work with the 440GP
  74. * (2 EMACs) also
  75. * 15-Aug-05 sr@denx.de
  76. * - merged 405gp_enet.c and 440gx_enet.c to generic 4xx_enet.c
  77. now handling all 4xx cpu's.
  78. *-----------------------------------------------------------------------------*/
  79. #include <config.h>
  80. #include <common.h>
  81. #include <net.h>
  82. #include <asm/processor.h>
  83. #include <commproc.h>
  84. #include <ppc4xx.h>
  85. #include <ppc4xx_enet.h>
  86. #include <405_mal.h>
  87. #include <miiphy.h>
  88. #include <malloc.h>
  89. #include "vecnum.h"
  90. /*
  91. * Only compile for platform with AMCC EMAC ethernet controller and
  92. * network support enabled.
  93. * Remark: CONFIG_405 describes Xilinx PPC405 FPGA without EMAC controller!
  94. */
  95. #if (CONFIG_COMMANDS & CFG_CMD_NET) && !defined(CONFIG_405) && !defined(CONFIG_IOP480)
  96. #if !(defined(CONFIG_MII) || (CONFIG_COMMANDS & CFG_CMD_MII))
  97. #error "CONFIG_MII has to be defined!"
  98. #endif
  99. #if defined(CONFIG_NETCONSOLE) && !defined(CONFIG_NET_MULTI)
  100. #error "CONFIG_NET_MULTI has to be defined for NetConsole"
  101. #endif
  102. #define EMAC_RESET_TIMEOUT 1000 /* 1000 ms reset timeout */
  103. #define PHY_AUTONEGOTIATE_TIMEOUT 4000 /* 4000 ms autonegotiate timeout */
  104. /* Ethernet Transmit and Receive Buffers */
  105. /* AS.HARNOIS
  106. * In the same way ENET_MAX_MTU and ENET_MAX_MTU_ALIGNED are set from
  107. * PKTSIZE and PKTSIZE_ALIGN (include/net.h)
  108. */
  109. #define ENET_MAX_MTU PKTSIZE
  110. #define ENET_MAX_MTU_ALIGNED PKTSIZE_ALIGN
  111. /*-----------------------------------------------------------------------------+
  112. * Defines for MAL/EMAC interrupt conditions as reported in the UIC (Universal
  113. * Interrupt Controller).
  114. *-----------------------------------------------------------------------------*/
  115. #define MAL_UIC_ERR ( UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)
  116. #define MAL_UIC_DEF (UIC_MAL_RXEOB | MAL_UIC_ERR)
  117. #define EMAC_UIC_DEF UIC_ENET
  118. #define EMAC_UIC_DEF1 UIC_ENET1
  119. #define SEL_UIC_DEF(p) (p ? UIC_ENET1 : UIC_ENET )
  120. #undef INFO_4XX_ENET
  121. #define BI_PHYMODE_NONE 0
  122. #define BI_PHYMODE_ZMII 1
  123. #define BI_PHYMODE_RGMII 2
  124. #define BI_PHYMODE_GMII 3
  125. #define BI_PHYMODE_RTBI 4
  126. #define BI_PHYMODE_TBI 5
  127. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  128. #define BI_PHYMODE_SMII 6
  129. #define BI_PHYMODE_MII 7
  130. #endif
  131. #if defined(CONFIG_440SPE) || defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  132. #define SDR0_MFR_ETH_CLK_SEL_V(n) ((0x01<<27) / (n+1))
  133. #endif
  134. /*-----------------------------------------------------------------------------+
  135. * Global variables. TX and RX descriptors and buffers.
  136. *-----------------------------------------------------------------------------*/
  137. /* IER globals */
  138. static uint32_t mal_ier;
  139. #if !defined(CONFIG_NET_MULTI)
  140. struct eth_device *emac0_dev = NULL;
  141. #endif
  142. /*
  143. * Get count of EMAC devices (doesn't have to be the max. possible number
  144. * supported by the cpu)
  145. */
  146. #if defined(CONFIG_HAS_ETH3)
  147. #define LAST_EMAC_NUM 4
  148. #elif defined(CONFIG_HAS_ETH2)
  149. #define LAST_EMAC_NUM 3
  150. #elif defined(CONFIG_HAS_ETH1)
  151. #define LAST_EMAC_NUM 2
  152. #else
  153. #define LAST_EMAC_NUM 1
  154. #endif
  155. /*-----------------------------------------------------------------------------+
  156. * Prototypes and externals.
  157. *-----------------------------------------------------------------------------*/
  158. static void enet_rcv (struct eth_device *dev, unsigned long malisr);
  159. int enetInt (struct eth_device *dev);
  160. static void mal_err (struct eth_device *dev, unsigned long isr,
  161. unsigned long uic, unsigned long maldef,
  162. unsigned long mal_errr);
  163. static void emac_err (struct eth_device *dev, unsigned long isr);
  164. extern int phy_setup_aneg (char *devname, unsigned char addr);
  165. extern int emac4xx_miiphy_read (char *devname, unsigned char addr,
  166. unsigned char reg, unsigned short *value);
  167. extern int emac4xx_miiphy_write (char *devname, unsigned char addr,
  168. unsigned char reg, unsigned short value);
  169. /*-----------------------------------------------------------------------------+
  170. | ppc_4xx_eth_halt
  171. | Disable MAL channel, and EMACn
  172. +-----------------------------------------------------------------------------*/
  173. static void ppc_4xx_eth_halt (struct eth_device *dev)
  174. {
  175. EMAC_4XX_HW_PST hw_p = dev->priv;
  176. uint32_t failsafe = 10000;
  177. #if defined(CONFIG_440SPE) || defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  178. unsigned long mfr;
  179. #endif
  180. out32 (EMAC_IER + hw_p->hw_addr, 0x00000000); /* disable emac interrupts */
  181. /* 1st reset MAL channel */
  182. /* Note: writing a 0 to a channel has no effect */
  183. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  184. mtdcr (maltxcarr, (MAL_CR_MMSR >> (hw_p->devnum * 2)));
  185. #else
  186. mtdcr (maltxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  187. #endif
  188. mtdcr (malrxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  189. /* wait for reset */
  190. while (mfdcr (malrxcasr) & (MAL_CR_MMSR >> hw_p->devnum)) {
  191. udelay (1000); /* Delay 1 MS so as not to hammer the register */
  192. failsafe--;
  193. if (failsafe == 0)
  194. break;
  195. }
  196. /* EMAC RESET */
  197. #if defined(CONFIG_440SPE) || defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  198. /* provide clocks for EMAC internal loopback */
  199. mfsdr (sdr_mfr, mfr);
  200. mfr |= SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  201. mtsdr(sdr_mfr, mfr);
  202. #endif
  203. out32 (EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  204. #if defined(CONFIG_440SPE) || defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  205. /* remove clocks for EMAC internal loopback */
  206. mfsdr (sdr_mfr, mfr);
  207. mfr &= ~SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  208. mtsdr(sdr_mfr, mfr);
  209. #endif
  210. #ifndef CONFIG_NETCONSOLE
  211. hw_p->print_speed = 1; /* print speed message again next time */
  212. #endif
  213. return;
  214. }
  215. #if defined (CONFIG_440GX)
  216. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  217. {
  218. unsigned long pfc1;
  219. unsigned long zmiifer;
  220. unsigned long rmiifer;
  221. mfsdr(sdr_pfc1, pfc1);
  222. pfc1 = SDR0_PFC1_EPS_DECODE(pfc1);
  223. zmiifer = 0;
  224. rmiifer = 0;
  225. switch (pfc1) {
  226. case 1:
  227. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  228. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  229. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  230. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  231. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  232. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  233. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  234. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  235. break;
  236. case 2:
  237. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  238. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  239. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  240. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  241. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  242. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  243. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  244. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  245. break;
  246. case 3:
  247. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  248. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  249. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  250. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  251. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  252. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  253. break;
  254. case 4:
  255. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  256. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  257. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (2);
  258. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (3);
  259. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  260. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  261. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  262. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  263. break;
  264. case 5:
  265. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  266. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  267. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (2);
  268. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  269. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  270. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  271. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  272. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  273. break;
  274. case 6:
  275. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  276. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  277. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  278. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  279. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  280. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  281. break;
  282. case 0:
  283. default:
  284. zmiifer = ZMII_FER_MII << ZMII_FER_V(devnum);
  285. rmiifer = 0x0;
  286. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  287. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  288. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  289. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  290. break;
  291. }
  292. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  293. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  294. out32 (ZMII_FER, zmiifer);
  295. out32 (RGMII_FER, rmiifer);
  296. return ((int)pfc1);
  297. }
  298. #endif /* CONFIG_440_GX */
  299. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  300. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  301. {
  302. unsigned long zmiifer=0x0;
  303. /*
  304. * Right now only 2*RGMII is supported. Please extend when needed.
  305. * sr - 2006-08-29
  306. */
  307. switch (1) {
  308. case 0:
  309. /* 1 x GMII port */
  310. out32 (ZMII_FER, 0x00);
  311. out32 (RGMII_FER, 0x00000037);
  312. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  313. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  314. break;
  315. case 1:
  316. /* 2 x RGMII ports */
  317. out32 (ZMII_FER, 0x00);
  318. out32 (RGMII_FER, 0x00000055);
  319. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  320. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  321. break;
  322. case 2:
  323. /* 2 x SMII ports */
  324. break;
  325. default:
  326. break;
  327. }
  328. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  329. zmiifer = in32 (ZMII_FER);
  330. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  331. out32 (ZMII_FER, zmiifer);
  332. return ((int)0x0);
  333. }
  334. #endif /* CONFIG_440EPX */
  335. static int ppc_4xx_eth_init (struct eth_device *dev, bd_t * bis)
  336. {
  337. int i, j;
  338. unsigned long reg = 0;
  339. unsigned long msr;
  340. unsigned long speed;
  341. unsigned long duplex;
  342. unsigned long failsafe;
  343. unsigned mode_reg;
  344. unsigned short devnum;
  345. unsigned short reg_short;
  346. #if defined(CONFIG_440GX) || \
  347. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  348. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  349. sys_info_t sysinfo;
  350. #if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
  351. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  352. int ethgroup = -1;
  353. #endif
  354. #endif
  355. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || defined(CONFIG_440SPE)
  356. unsigned long mfr;
  357. #endif
  358. EMAC_4XX_HW_PST hw_p = dev->priv;
  359. /* before doing anything, figure out if we have a MAC address */
  360. /* if not, bail */
  361. if (memcmp (dev->enetaddr, "\0\0\0\0\0\0", 6) == 0) {
  362. printf("ERROR: ethaddr not set!\n");
  363. return -1;
  364. }
  365. #if defined(CONFIG_440GX) || \
  366. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  367. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  368. /* Need to get the OPB frequency so we can access the PHY */
  369. get_sys_info (&sysinfo);
  370. #endif
  371. msr = mfmsr ();
  372. mtmsr (msr & ~(MSR_EE)); /* disable interrupts */
  373. devnum = hw_p->devnum;
  374. #ifdef INFO_4XX_ENET
  375. /* AS.HARNOIS
  376. * We should have :
  377. * hw_p->stats.pkts_handled <= hw_p->stats.pkts_rx <= hw_p->stats.pkts_handled+PKTBUFSRX
  378. * In the most cases hw_p->stats.pkts_handled = hw_p->stats.pkts_rx, but it
  379. * is possible that new packets (without relationship with
  380. * current transfer) have got the time to arrived before
  381. * netloop calls eth_halt
  382. */
  383. printf ("About preceeding transfer (eth%d):\n"
  384. "- Sent packet number %d\n"
  385. "- Received packet number %d\n"
  386. "- Handled packet number %d\n",
  387. hw_p->devnum,
  388. hw_p->stats.pkts_tx,
  389. hw_p->stats.pkts_rx, hw_p->stats.pkts_handled);
  390. hw_p->stats.pkts_tx = 0;
  391. hw_p->stats.pkts_rx = 0;
  392. hw_p->stats.pkts_handled = 0;
  393. hw_p->print_speed = 1; /* print speed message again next time */
  394. #endif
  395. hw_p->tx_err_index = 0; /* Transmit Error Index for tx_err_log */
  396. hw_p->rx_err_index = 0; /* Receive Error Index for rx_err_log */
  397. hw_p->rx_slot = 0; /* MAL Receive Slot */
  398. hw_p->rx_i_index = 0; /* Receive Interrupt Queue Index */
  399. hw_p->rx_u_index = 0; /* Receive User Queue Index */
  400. hw_p->tx_slot = 0; /* MAL Transmit Slot */
  401. hw_p->tx_i_index = 0; /* Transmit Interrupt Queue Index */
  402. hw_p->tx_u_index = 0; /* Transmit User Queue Index */
  403. #if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  404. /* set RMII mode */
  405. /* NOTE: 440GX spec states that mode is mutually exclusive */
  406. /* NOTE: Therefore, disable all other EMACS, since we handle */
  407. /* NOTE: only one emac at a time */
  408. reg = 0;
  409. out32 (ZMII_FER, 0);
  410. udelay (100);
  411. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  412. out32 (ZMII_FER, (ZMII_FER_RMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
  413. #elif defined(CONFIG_440GX) || defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  414. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  415. #elif defined(CONFIG_440GP)
  416. /* set RMII mode */
  417. out32 (ZMII_FER, ZMII_RMII | ZMII_MDI0);
  418. #else
  419. if ((devnum == 0) || (devnum == 1)) {
  420. out32 (ZMII_FER, (ZMII_FER_SMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
  421. } else { /* ((devnum == 2) || (devnum == 3)) */
  422. out32 (ZMII_FER, ZMII_FER_MDI << ZMII_FER_V (devnum));
  423. out32 (RGMII_FER, ((RGMII_FER_RGMII << RGMII_FER_V (2)) |
  424. (RGMII_FER_RGMII << RGMII_FER_V (3))));
  425. }
  426. #endif
  427. out32 (ZMII_SSR, ZMII_SSR_SP << ZMII_SSR_V(devnum));
  428. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  429. __asm__ volatile ("eieio");
  430. /* reset emac so we have access to the phy */
  431. #if defined(CONFIG_440SPE) || defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  432. /* provide clocks for EMAC internal loopback */
  433. mfsdr (sdr_mfr, mfr);
  434. mfr |= SDR0_MFR_ETH_CLK_SEL_V(devnum);
  435. mtsdr(sdr_mfr, mfr);
  436. #endif
  437. out32 (EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  438. __asm__ volatile ("eieio");
  439. failsafe = 1000;
  440. while ((in32 (EMAC_M0 + hw_p->hw_addr) & (EMAC_M0_SRST)) && failsafe) {
  441. udelay (1000);
  442. failsafe--;
  443. }
  444. if (failsafe <= 0)
  445. printf("\nProblem resetting EMAC!\n");
  446. #if defined(CONFIG_440SPE) || defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  447. /* remove clocks for EMAC internal loopback */
  448. mfsdr (sdr_mfr, mfr);
  449. mfr &= ~SDR0_MFR_ETH_CLK_SEL_V(devnum);
  450. mtsdr(sdr_mfr, mfr);
  451. #endif
  452. #if defined(CONFIG_440GX) || \
  453. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  454. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  455. /* Whack the M1 register */
  456. mode_reg = 0x0;
  457. mode_reg &= ~0x00000038;
  458. if (sysinfo.freqOPB <= 50000000);
  459. else if (sysinfo.freqOPB <= 66666667)
  460. mode_reg |= EMAC_M1_OBCI_66;
  461. else if (sysinfo.freqOPB <= 83333333)
  462. mode_reg |= EMAC_M1_OBCI_83;
  463. else if (sysinfo.freqOPB <= 100000000)
  464. mode_reg |= EMAC_M1_OBCI_100;
  465. else
  466. mode_reg |= EMAC_M1_OBCI_GT100;
  467. out32 (EMAC_M1 + hw_p->hw_addr, mode_reg);
  468. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  469. /* wait for PHY to complete auto negotiation */
  470. reg_short = 0;
  471. #ifndef CONFIG_CS8952_PHY
  472. switch (devnum) {
  473. case 0:
  474. reg = CONFIG_PHY_ADDR;
  475. break;
  476. #if defined (CONFIG_PHY1_ADDR)
  477. case 1:
  478. reg = CONFIG_PHY1_ADDR;
  479. break;
  480. #endif
  481. #if defined (CONFIG_440GX)
  482. case 2:
  483. reg = CONFIG_PHY2_ADDR;
  484. break;
  485. case 3:
  486. reg = CONFIG_PHY3_ADDR;
  487. break;
  488. #endif
  489. default:
  490. reg = CONFIG_PHY_ADDR;
  491. break;
  492. }
  493. bis->bi_phynum[devnum] = reg;
  494. #if defined(CONFIG_PHY_RESET)
  495. /*
  496. * Reset the phy, only if its the first time through
  497. * otherwise, just check the speeds & feeds
  498. */
  499. if (hw_p->first_init == 0) {
  500. #if defined(CONFIG_M88E1111_PHY)
  501. miiphy_write (dev->name, reg, 0x14, 0x0ce3);
  502. miiphy_write (dev->name, reg, 0x18, 0x4101);
  503. miiphy_write (dev->name, reg, 0x09, 0x0e00);
  504. miiphy_write (dev->name, reg, 0x04, 0x01e1);
  505. #endif
  506. miiphy_reset (dev->name, reg);
  507. #if defined(CONFIG_440GX) || \
  508. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  509. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  510. #if defined(CONFIG_CIS8201_PHY)
  511. /*
  512. * Cicada 8201 PHY needs to have an extended register whacked
  513. * for RGMII mode.
  514. */
  515. if (((devnum == 2) || (devnum == 3)) && (4 == ethgroup)) {
  516. #if defined(CONFIG_CIS8201_SHORT_ETCH)
  517. miiphy_write (dev->name, reg, 23, 0x1300);
  518. #else
  519. miiphy_write (dev->name, reg, 23, 0x1000);
  520. #endif
  521. /*
  522. * Vitesse VSC8201/Cicada CIS8201 errata:
  523. * Interoperability problem with Intel 82547EI phys
  524. * This work around (provided by Vitesse) changes
  525. * the default timer convergence from 8ms to 12ms
  526. */
  527. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  528. miiphy_write (dev->name, reg, 0x08, 0x0200);
  529. miiphy_write (dev->name, reg, 0x1f, 0x52b5);
  530. miiphy_write (dev->name, reg, 0x02, 0x0004);
  531. miiphy_write (dev->name, reg, 0x01, 0x0671);
  532. miiphy_write (dev->name, reg, 0x00, 0x8fae);
  533. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  534. miiphy_write (dev->name, reg, 0x08, 0x0000);
  535. miiphy_write (dev->name, reg, 0x1f, 0x0000);
  536. /* end Vitesse/Cicada errata */
  537. }
  538. #endif
  539. #endif
  540. /* Start/Restart autonegotiation */
  541. phy_setup_aneg (dev->name, reg);
  542. udelay (1000);
  543. }
  544. #endif /* defined(CONFIG_PHY_RESET) */
  545. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  546. /*
  547. * Wait if PHY is capable of autonegotiation and autonegotiation is not complete
  548. */
  549. if ((reg_short & PHY_BMSR_AUTN_ABLE)
  550. && !(reg_short & PHY_BMSR_AUTN_COMP)) {
  551. puts ("Waiting for PHY auto negotiation to complete");
  552. i = 0;
  553. while (!(reg_short & PHY_BMSR_AUTN_COMP)) {
  554. /*
  555. * Timeout reached ?
  556. */
  557. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  558. puts (" TIMEOUT !\n");
  559. break;
  560. }
  561. if ((i++ % 1000) == 0) {
  562. putc ('.');
  563. }
  564. udelay (1000); /* 1 ms */
  565. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  566. }
  567. puts (" done\n");
  568. udelay (500000); /* another 500 ms (results in faster booting) */
  569. }
  570. #endif /* #ifndef CONFIG_CS8952_PHY */
  571. speed = miiphy_speed (dev->name, reg);
  572. duplex = miiphy_duplex (dev->name, reg);
  573. if (hw_p->print_speed) {
  574. hw_p->print_speed = 0;
  575. printf ("ENET Speed is %d Mbps - %s duplex connection\n",
  576. (int) speed, (duplex == HALF) ? "HALF" : "FULL");
  577. }
  578. #if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  579. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX)
  580. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  581. mfsdr(sdr_mfr, reg);
  582. if (speed == 100) {
  583. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_100M;
  584. } else {
  585. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_10M;
  586. }
  587. mtsdr(sdr_mfr, reg);
  588. #endif
  589. /* Set ZMII/RGMII speed according to the phy link speed */
  590. reg = in32 (ZMII_SSR);
  591. if ( (speed == 100) || (speed == 1000) )
  592. out32 (ZMII_SSR, reg | (ZMII_SSR_SP << ZMII_SSR_V (devnum)));
  593. else
  594. out32 (ZMII_SSR, reg & (~(ZMII_SSR_SP << ZMII_SSR_V (devnum))));
  595. if ((devnum == 2) || (devnum == 3)) {
  596. if (speed == 1000)
  597. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  598. else if (speed == 100)
  599. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  600. else if (speed == 10)
  601. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  602. else {
  603. printf("Error in RGMII Speed\n");
  604. return -1;
  605. }
  606. out32 (RGMII_SSR, reg);
  607. }
  608. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  609. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  610. if (speed == 1000)
  611. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  612. else if (speed == 100)
  613. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  614. else if (speed == 10)
  615. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  616. else {
  617. printf("Error in RGMII Speed\n");
  618. return -1;
  619. }
  620. out32 (RGMII_SSR, reg);
  621. #endif
  622. /* set the Mal configuration reg */
  623. #if defined(CONFIG_440GX) || \
  624. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  625. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  626. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA |
  627. MAL_CR_PLBLT_DEFAULT | MAL_CR_EOPIE | 0x00330000);
  628. #else
  629. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA | MAL_CR_PLBLT_DEFAULT);
  630. /* Errata 1.12: MAL_1 -- Disable MAL bursting */
  631. if (get_pvr() == PVR_440GP_RB) {
  632. mtdcr (malmcr, mfdcr(malmcr) & ~MAL_CR_PLBB);
  633. }
  634. #endif
  635. /* Free "old" buffers */
  636. if (hw_p->alloc_tx_buf)
  637. free (hw_p->alloc_tx_buf);
  638. if (hw_p->alloc_rx_buf)
  639. free (hw_p->alloc_rx_buf);
  640. /*
  641. * Malloc MAL buffer desciptors, make sure they are
  642. * aligned on cache line boundary size
  643. * (401/403/IOP480 = 16, 405 = 32)
  644. * and doesn't cross cache block boundaries.
  645. */
  646. hw_p->alloc_tx_buf =
  647. (mal_desc_t *) malloc ((sizeof (mal_desc_t) * NUM_TX_BUFF) +
  648. ((2 * CFG_CACHELINE_SIZE) - 2));
  649. if (NULL == hw_p->alloc_tx_buf)
  650. return -1;
  651. if (((int) hw_p->alloc_tx_buf & CACHELINE_MASK) != 0) {
  652. hw_p->tx =
  653. (mal_desc_t *) ((int) hw_p->alloc_tx_buf +
  654. CFG_CACHELINE_SIZE -
  655. ((int) hw_p->
  656. alloc_tx_buf & CACHELINE_MASK));
  657. } else {
  658. hw_p->tx = hw_p->alloc_tx_buf;
  659. }
  660. hw_p->alloc_rx_buf =
  661. (mal_desc_t *) malloc ((sizeof (mal_desc_t) * NUM_RX_BUFF) +
  662. ((2 * CFG_CACHELINE_SIZE) - 2));
  663. if (NULL == hw_p->alloc_rx_buf) {
  664. free(hw_p->alloc_tx_buf);
  665. hw_p->alloc_tx_buf = NULL;
  666. return -1;
  667. }
  668. if (((int) hw_p->alloc_rx_buf & CACHELINE_MASK) != 0) {
  669. hw_p->rx =
  670. (mal_desc_t *) ((int) hw_p->alloc_rx_buf +
  671. CFG_CACHELINE_SIZE -
  672. ((int) hw_p->
  673. alloc_rx_buf & CACHELINE_MASK));
  674. } else {
  675. hw_p->rx = hw_p->alloc_rx_buf;
  676. }
  677. for (i = 0; i < NUM_TX_BUFF; i++) {
  678. hw_p->tx[i].ctrl = 0;
  679. hw_p->tx[i].data_len = 0;
  680. if (hw_p->first_init == 0) {
  681. hw_p->txbuf_ptr =
  682. (char *) malloc (ENET_MAX_MTU_ALIGNED);
  683. if (NULL == hw_p->txbuf_ptr) {
  684. free(hw_p->alloc_rx_buf);
  685. free(hw_p->alloc_tx_buf);
  686. hw_p->alloc_rx_buf = NULL;
  687. hw_p->alloc_tx_buf = NULL;
  688. for(j = 0; j < i; j++) {
  689. free(hw_p->tx[i].data_ptr);
  690. hw_p->tx[i].data_ptr = NULL;
  691. }
  692. }
  693. }
  694. hw_p->tx[i].data_ptr = hw_p->txbuf_ptr;
  695. if ((NUM_TX_BUFF - 1) == i)
  696. hw_p->tx[i].ctrl |= MAL_TX_CTRL_WRAP;
  697. hw_p->tx_run[i] = -1;
  698. #if 0
  699. printf ("TX_BUFF %d @ 0x%08lx\n", i,
  700. (ulong) hw_p->tx[i].data_ptr);
  701. #endif
  702. }
  703. for (i = 0; i < NUM_RX_BUFF; i++) {
  704. hw_p->rx[i].ctrl = 0;
  705. hw_p->rx[i].data_len = 0;
  706. /* rx[i].data_ptr = (char *) &rx_buff[i]; */
  707. hw_p->rx[i].data_ptr = (char *) NetRxPackets[i];
  708. if ((NUM_RX_BUFF - 1) == i)
  709. hw_p->rx[i].ctrl |= MAL_RX_CTRL_WRAP;
  710. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY | MAL_RX_CTRL_INTR;
  711. hw_p->rx_ready[i] = -1;
  712. #if 0
  713. printf ("RX_BUFF %d @ 0x%08lx\n", i, (ulong) hw_p->rx[i].data_ptr);
  714. #endif
  715. }
  716. reg = 0x00000000;
  717. reg |= dev->enetaddr[0]; /* set high address */
  718. reg = reg << 8;
  719. reg |= dev->enetaddr[1];
  720. out32 (EMAC_IAH + hw_p->hw_addr, reg);
  721. reg = 0x00000000;
  722. reg |= dev->enetaddr[2]; /* set low address */
  723. reg = reg << 8;
  724. reg |= dev->enetaddr[3];
  725. reg = reg << 8;
  726. reg |= dev->enetaddr[4];
  727. reg = reg << 8;
  728. reg |= dev->enetaddr[5];
  729. out32 (EMAC_IAL + hw_p->hw_addr, reg);
  730. switch (devnum) {
  731. case 1:
  732. /* setup MAL tx & rx channel pointers */
  733. #if defined (CONFIG_405EP) || defined (CONFIG_440EP) || defined (CONFIG_440GR)
  734. mtdcr (maltxctp2r, hw_p->tx);
  735. #else
  736. mtdcr (maltxctp1r, hw_p->tx);
  737. #endif
  738. #if defined(CONFIG_440)
  739. mtdcr (maltxbattr, 0x0);
  740. mtdcr (malrxbattr, 0x0);
  741. #endif
  742. mtdcr (malrxctp1r, hw_p->rx);
  743. /* set RX buffer size */
  744. mtdcr (malrcbs1, ENET_MAX_MTU_ALIGNED / 16);
  745. break;
  746. #if defined (CONFIG_440GX)
  747. case 2:
  748. /* setup MAL tx & rx channel pointers */
  749. mtdcr (maltxbattr, 0x0);
  750. mtdcr (malrxbattr, 0x0);
  751. mtdcr (maltxctp2r, hw_p->tx);
  752. mtdcr (malrxctp2r, hw_p->rx);
  753. /* set RX buffer size */
  754. mtdcr (malrcbs2, ENET_MAX_MTU_ALIGNED / 16);
  755. break;
  756. case 3:
  757. /* setup MAL tx & rx channel pointers */
  758. mtdcr (maltxbattr, 0x0);
  759. mtdcr (maltxctp3r, hw_p->tx);
  760. mtdcr (malrxbattr, 0x0);
  761. mtdcr (malrxctp3r, hw_p->rx);
  762. /* set RX buffer size */
  763. mtdcr (malrcbs3, ENET_MAX_MTU_ALIGNED / 16);
  764. break;
  765. #endif /* CONFIG_440GX */
  766. case 0:
  767. default:
  768. /* setup MAL tx & rx channel pointers */
  769. #if defined(CONFIG_440)
  770. mtdcr (maltxbattr, 0x0);
  771. mtdcr (malrxbattr, 0x0);
  772. #endif
  773. mtdcr (maltxctp0r, hw_p->tx);
  774. mtdcr (malrxctp0r, hw_p->rx);
  775. /* set RX buffer size */
  776. mtdcr (malrcbs0, ENET_MAX_MTU_ALIGNED / 16);
  777. break;
  778. }
  779. /* Enable MAL transmit and receive channels */
  780. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  781. mtdcr (maltxcasr, (MAL_TXRX_CASR >> (hw_p->devnum*2)));
  782. #else
  783. mtdcr (maltxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  784. #endif
  785. mtdcr (malrxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  786. /* set transmit enable & receive enable */
  787. out32 (EMAC_M0 + hw_p->hw_addr, EMAC_M0_TXE | EMAC_M0_RXE);
  788. /* set receive fifo to 4k and tx fifo to 2k */
  789. mode_reg = in32 (EMAC_M1 + hw_p->hw_addr);
  790. mode_reg |= EMAC_M1_RFS_4K | EMAC_M1_TX_FIFO_2K;
  791. /* set speed */
  792. if (speed == _1000BASET) {
  793. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  794. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  795. unsigned long pfc1;
  796. mfsdr (sdr_pfc1, pfc1);
  797. pfc1 |= SDR0_PFC1_EM_1000;
  798. mtsdr (sdr_pfc1, pfc1);
  799. #endif
  800. mode_reg = mode_reg | EMAC_M1_MF_1000MBPS | EMAC_M1_IST;
  801. } else if (speed == _100BASET)
  802. mode_reg = mode_reg | EMAC_M1_MF_100MBPS | EMAC_M1_IST;
  803. else
  804. mode_reg = mode_reg & ~0x00C00000; /* 10 MBPS */
  805. if (duplex == FULL)
  806. mode_reg = mode_reg | 0x80000000 | EMAC_M1_IST;
  807. out32 (EMAC_M1 + hw_p->hw_addr, mode_reg);
  808. /* Enable broadcast and indvidual address */
  809. /* TBS: enabling runts as some misbehaved nics will send runts */
  810. out32 (EMAC_RXM + hw_p->hw_addr, EMAC_RMR_BAE | EMAC_RMR_IAE);
  811. /* we probably need to set the tx mode1 reg? maybe at tx time */
  812. /* set transmit request threshold register */
  813. out32 (EMAC_TRTR + hw_p->hw_addr, 0x18000000); /* 256 byte threshold */
  814. /* set receive low/high water mark register */
  815. #if defined(CONFIG_440)
  816. /* 440s has a 64 byte burst length */
  817. out32 (EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x80009000);
  818. #else
  819. /* 405s have a 16 byte burst length */
  820. out32 (EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x0f002000);
  821. #endif /* defined(CONFIG_440) */
  822. out32 (EMAC_TXM1 + hw_p->hw_addr, 0xf8640000);
  823. /* Set fifo limit entry in tx mode 0 */
  824. out32 (EMAC_TXM0 + hw_p->hw_addr, 0x00000003);
  825. /* Frame gap set */
  826. out32 (EMAC_I_FRAME_GAP_REG + hw_p->hw_addr, 0x00000008);
  827. /* Set EMAC IER */
  828. hw_p->emac_ier = EMAC_ISR_PTLE | EMAC_ISR_BFCS | EMAC_ISR_ORE | EMAC_ISR_IRE;
  829. if (speed == _100BASET)
  830. hw_p->emac_ier = hw_p->emac_ier | EMAC_ISR_SYE;
  831. out32 (EMAC_ISR + hw_p->hw_addr, 0xffffffff); /* clear pending interrupts */
  832. out32 (EMAC_IER + hw_p->hw_addr, hw_p->emac_ier);
  833. if (hw_p->first_init == 0) {
  834. /*
  835. * Connect interrupt service routines
  836. */
  837. irq_install_handler (VECNUM_ETH0 + (hw_p->devnum * 2),
  838. (interrupt_handler_t *) enetInt, dev);
  839. }
  840. mtmsr (msr); /* enable interrupts again */
  841. hw_p->bis = bis;
  842. hw_p->first_init = 1;
  843. return (1);
  844. }
  845. static int ppc_4xx_eth_send (struct eth_device *dev, volatile void *ptr,
  846. int len)
  847. {
  848. struct enet_frame *ef_ptr;
  849. ulong time_start, time_now;
  850. unsigned long temp_txm0;
  851. EMAC_4XX_HW_PST hw_p = dev->priv;
  852. ef_ptr = (struct enet_frame *) ptr;
  853. /*-----------------------------------------------------------------------+
  854. * Copy in our address into the frame.
  855. *-----------------------------------------------------------------------*/
  856. (void) memcpy (ef_ptr->source_addr, dev->enetaddr, ENET_ADDR_LENGTH);
  857. /*-----------------------------------------------------------------------+
  858. * If frame is too long or too short, modify length.
  859. *-----------------------------------------------------------------------*/
  860. /* TBS: where does the fragment go???? */
  861. if (len > ENET_MAX_MTU)
  862. len = ENET_MAX_MTU;
  863. /* memcpy ((void *) &tx_buff[tx_slot], (const void *) ptr, len); */
  864. memcpy ((void *) hw_p->txbuf_ptr, (const void *) ptr, len);
  865. /*-----------------------------------------------------------------------+
  866. * set TX Buffer busy, and send it
  867. *-----------------------------------------------------------------------*/
  868. hw_p->tx[hw_p->tx_slot].ctrl = (MAL_TX_CTRL_LAST |
  869. EMAC_TX_CTRL_GFCS | EMAC_TX_CTRL_GP) &
  870. ~(EMAC_TX_CTRL_ISA | EMAC_TX_CTRL_RSA);
  871. if ((NUM_TX_BUFF - 1) == hw_p->tx_slot)
  872. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_WRAP;
  873. hw_p->tx[hw_p->tx_slot].data_len = (short) len;
  874. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_READY;
  875. __asm__ volatile ("eieio");
  876. out32 (EMAC_TXM0 + hw_p->hw_addr,
  877. in32 (EMAC_TXM0 + hw_p->hw_addr) | EMAC_TXM0_GNP0);
  878. #ifdef INFO_4XX_ENET
  879. hw_p->stats.pkts_tx++;
  880. #endif
  881. /*-----------------------------------------------------------------------+
  882. * poll unitl the packet is sent and then make sure it is OK
  883. *-----------------------------------------------------------------------*/
  884. time_start = get_timer (0);
  885. while (1) {
  886. temp_txm0 = in32 (EMAC_TXM0 + hw_p->hw_addr);
  887. /* loop until either TINT turns on or 3 seconds elapse */
  888. if ((temp_txm0 & EMAC_TXM0_GNP0) != 0) {
  889. /* transmit is done, so now check for errors
  890. * If there is an error, an interrupt should
  891. * happen when we return
  892. */
  893. time_now = get_timer (0);
  894. if ((time_now - time_start) > 3000) {
  895. return (-1);
  896. }
  897. } else {
  898. return (len);
  899. }
  900. }
  901. }
  902. #if defined (CONFIG_440)
  903. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  904. /*
  905. * Hack: On 440SP all enet irq sources are located on UIC1
  906. * Needs some cleanup. --sr
  907. */
  908. #define UIC0MSR uic1msr
  909. #define UIC0SR uic1sr
  910. #else
  911. #define UIC0MSR uic0msr
  912. #define UIC0SR uic0sr
  913. #endif
  914. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  915. #define UICMSR_ETHX uic0msr
  916. #define UICSR_ETHX uic0sr
  917. #else
  918. #define UICMSR_ETHX uic1msr
  919. #define UICSR_ETHX uic1sr
  920. #endif
  921. int enetInt (struct eth_device *dev)
  922. {
  923. int serviced;
  924. int rc = -1; /* default to not us */
  925. unsigned long mal_isr;
  926. unsigned long emac_isr = 0;
  927. unsigned long mal_rx_eob;
  928. unsigned long my_uic0msr, my_uic1msr;
  929. unsigned long my_uicmsr_ethx;
  930. #if defined(CONFIG_440GX)
  931. unsigned long my_uic2msr;
  932. #endif
  933. EMAC_4XX_HW_PST hw_p;
  934. /*
  935. * Because the mal is generic, we need to get the current
  936. * eth device
  937. */
  938. #if defined(CONFIG_NET_MULTI)
  939. dev = eth_get_dev();
  940. #else
  941. dev = emac0_dev;
  942. #endif
  943. hw_p = dev->priv;
  944. /* enter loop that stays in interrupt code until nothing to service */
  945. do {
  946. serviced = 0;
  947. my_uic0msr = mfdcr (UIC0MSR);
  948. my_uic1msr = mfdcr (uic1msr);
  949. #if defined(CONFIG_440GX)
  950. my_uic2msr = mfdcr (uic2msr);
  951. #endif
  952. my_uicmsr_ethx = mfdcr (UICMSR_ETHX);
  953. if (!(my_uic0msr & (UIC_MRE | UIC_MTE))
  954. && !(my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))
  955. && !(my_uicmsr_ethx & (UIC_ETH0 | UIC_ETH1))) {
  956. /* not for us */
  957. return (rc);
  958. }
  959. #if defined (CONFIG_440GX)
  960. if (!(my_uic0msr & (UIC_MRE | UIC_MTE))
  961. && !(my_uic2msr & (UIC_ETH2 | UIC_ETH3))) {
  962. /* not for us */
  963. return (rc);
  964. }
  965. #endif
  966. /* get and clear controller status interrupts */
  967. /* look at Mal and EMAC interrupts */
  968. if ((my_uic0msr & (UIC_MRE | UIC_MTE))
  969. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  970. /* we have a MAL interrupt */
  971. mal_isr = mfdcr (malesr);
  972. /* look for mal error */
  973. if (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE)) {
  974. mal_err (dev, mal_isr, my_uic1msr, MAL_UIC_DEF, MAL_UIC_ERR);
  975. serviced = 1;
  976. rc = 0;
  977. }
  978. }
  979. /* port by port dispatch of emac interrupts */
  980. if (hw_p->devnum == 0) {
  981. if (UIC_ETH0 & my_uicmsr_ethx) { /* look for EMAC errors */
  982. emac_isr = in32 (EMAC_ISR + hw_p->hw_addr);
  983. if ((hw_p->emac_ier & emac_isr) != 0) {
  984. emac_err (dev, emac_isr);
  985. serviced = 1;
  986. rc = 0;
  987. }
  988. }
  989. if ((hw_p->emac_ier & emac_isr)
  990. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  991. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  992. mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  993. mtdcr (UICSR_ETHX, UIC_ETH0); /* Clear */
  994. return (rc); /* we had errors so get out */
  995. }
  996. }
  997. #if !defined(CONFIG_440SP)
  998. if (hw_p->devnum == 1) {
  999. if (UIC_ETH1 & my_uicmsr_ethx) { /* look for EMAC errors */
  1000. emac_isr = in32 (EMAC_ISR + hw_p->hw_addr);
  1001. if ((hw_p->emac_ier & emac_isr) != 0) {
  1002. emac_err (dev, emac_isr);
  1003. serviced = 1;
  1004. rc = 0;
  1005. }
  1006. }
  1007. if ((hw_p->emac_ier & emac_isr)
  1008. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1009. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1010. mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1011. mtdcr (UICSR_ETHX, UIC_ETH1); /* Clear */
  1012. return (rc); /* we had errors so get out */
  1013. }
  1014. }
  1015. #if defined (CONFIG_440GX)
  1016. if (hw_p->devnum == 2) {
  1017. if (UIC_ETH2 & my_uic2msr) { /* look for EMAC errors */
  1018. emac_isr = in32 (EMAC_ISR + hw_p->hw_addr);
  1019. if ((hw_p->emac_ier & emac_isr) != 0) {
  1020. emac_err (dev, emac_isr);
  1021. serviced = 1;
  1022. rc = 0;
  1023. }
  1024. }
  1025. if ((hw_p->emac_ier & emac_isr)
  1026. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1027. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1028. mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1029. mtdcr (uic2sr, UIC_ETH2);
  1030. return (rc); /* we had errors so get out */
  1031. }
  1032. }
  1033. if (hw_p->devnum == 3) {
  1034. if (UIC_ETH3 & my_uic2msr) { /* look for EMAC errors */
  1035. emac_isr = in32 (EMAC_ISR + hw_p->hw_addr);
  1036. if ((hw_p->emac_ier & emac_isr) != 0) {
  1037. emac_err (dev, emac_isr);
  1038. serviced = 1;
  1039. rc = 0;
  1040. }
  1041. }
  1042. if ((hw_p->emac_ier & emac_isr)
  1043. || (my_uic1msr & (UIC_MS | UIC_MTDE | UIC_MRDE))) {
  1044. mtdcr (UIC0SR, UIC_MRE | UIC_MTE); /* Clear */
  1045. mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1046. mtdcr (uic2sr, UIC_ETH3);
  1047. return (rc); /* we had errors so get out */
  1048. }
  1049. }
  1050. #endif /* CONFIG_440GX */
  1051. #endif /* !CONFIG_440SP */
  1052. /* handle MAX TX EOB interrupt from a tx */
  1053. if (my_uic0msr & UIC_MTE) {
  1054. mal_rx_eob = mfdcr (maltxeobisr);
  1055. mtdcr (maltxeobisr, mal_rx_eob);
  1056. mtdcr (UIC0SR, UIC_MTE);
  1057. }
  1058. /* handle MAL RX EOB interupt from a receive */
  1059. /* check for EOB on valid channels */
  1060. if (my_uic0msr & UIC_MRE) {
  1061. mal_rx_eob = mfdcr (malrxeobisr);
  1062. if ((mal_rx_eob & (0x80000000 >> hw_p->devnum)) != 0) { /* call emac routine for channel x */
  1063. /* clear EOB
  1064. mtdcr(malrxeobisr, mal_rx_eob); */
  1065. enet_rcv (dev, emac_isr);
  1066. /* indicate that we serviced an interrupt */
  1067. serviced = 1;
  1068. rc = 0;
  1069. }
  1070. }
  1071. mtdcr (UIC0SR, UIC_MRE); /* Clear */
  1072. mtdcr (uic1sr, UIC_MS | UIC_MTDE | UIC_MRDE); /* Clear */
  1073. switch (hw_p->devnum) {
  1074. case 0:
  1075. mtdcr (UICSR_ETHX, UIC_ETH0);
  1076. break;
  1077. case 1:
  1078. mtdcr (UICSR_ETHX, UIC_ETH1);
  1079. break;
  1080. #if defined (CONFIG_440GX)
  1081. case 2:
  1082. mtdcr (uic2sr, UIC_ETH2);
  1083. break;
  1084. case 3:
  1085. mtdcr (uic2sr, UIC_ETH3);
  1086. break;
  1087. #endif /* CONFIG_440GX */
  1088. default:
  1089. break;
  1090. }
  1091. } while (serviced);
  1092. return (rc);
  1093. }
  1094. #else /* CONFIG_440 */
  1095. int enetInt (struct eth_device *dev)
  1096. {
  1097. int serviced;
  1098. int rc = -1; /* default to not us */
  1099. unsigned long mal_isr;
  1100. unsigned long emac_isr = 0;
  1101. unsigned long mal_rx_eob;
  1102. unsigned long my_uicmsr;
  1103. EMAC_4XX_HW_PST hw_p;
  1104. /*
  1105. * Because the mal is generic, we need to get the current
  1106. * eth device
  1107. */
  1108. #if defined(CONFIG_NET_MULTI)
  1109. dev = eth_get_dev();
  1110. #else
  1111. dev = emac0_dev;
  1112. #endif
  1113. hw_p = dev->priv;
  1114. /* enter loop that stays in interrupt code until nothing to service */
  1115. do {
  1116. serviced = 0;
  1117. my_uicmsr = mfdcr (uicmsr);
  1118. if ((my_uicmsr & (MAL_UIC_DEF | EMAC_UIC_DEF)) == 0) { /* not for us */
  1119. return (rc);
  1120. }
  1121. /* get and clear controller status interrupts */
  1122. /* look at Mal and EMAC interrupts */
  1123. if ((MAL_UIC_DEF & my_uicmsr) != 0) { /* we have a MAL interrupt */
  1124. mal_isr = mfdcr (malesr);
  1125. /* look for mal error */
  1126. if ((my_uicmsr & MAL_UIC_ERR) != 0) {
  1127. mal_err (dev, mal_isr, my_uicmsr, MAL_UIC_DEF, MAL_UIC_ERR);
  1128. serviced = 1;
  1129. rc = 0;
  1130. }
  1131. }
  1132. /* port by port dispatch of emac interrupts */
  1133. if ((SEL_UIC_DEF(hw_p->devnum) & my_uicmsr) != 0) { /* look for EMAC errors */
  1134. emac_isr = in32 (EMAC_ISR + hw_p->hw_addr);
  1135. if ((hw_p->emac_ier & emac_isr) != 0) {
  1136. emac_err (dev, emac_isr);
  1137. serviced = 1;
  1138. rc = 0;
  1139. }
  1140. }
  1141. if (((hw_p->emac_ier & emac_isr) != 0) || ((MAL_UIC_ERR & my_uicmsr) != 0)) {
  1142. mtdcr (uicsr, MAL_UIC_DEF | SEL_UIC_DEF(hw_p->devnum)); /* Clear */
  1143. return (rc); /* we had errors so get out */
  1144. }
  1145. /* handle MAX TX EOB interrupt from a tx */
  1146. if (my_uicmsr & UIC_MAL_TXEOB) {
  1147. mal_rx_eob = mfdcr (maltxeobisr);
  1148. mtdcr (maltxeobisr, mal_rx_eob);
  1149. mtdcr (uicsr, UIC_MAL_TXEOB);
  1150. }
  1151. /* handle MAL RX EOB interupt from a receive */
  1152. /* check for EOB on valid channels */
  1153. if (my_uicmsr & UIC_MAL_RXEOB)
  1154. {
  1155. mal_rx_eob = mfdcr (malrxeobisr);
  1156. if ((mal_rx_eob & (0x80000000 >> hw_p->devnum)) != 0) { /* call emac routine for channel x */
  1157. /* clear EOB
  1158. mtdcr(malrxeobisr, mal_rx_eob); */
  1159. enet_rcv (dev, emac_isr);
  1160. /* indicate that we serviced an interrupt */
  1161. serviced = 1;
  1162. rc = 0;
  1163. }
  1164. }
  1165. mtdcr (uicsr, MAL_UIC_DEF|EMAC_UIC_DEF|EMAC_UIC_DEF1); /* Clear */
  1166. }
  1167. while (serviced);
  1168. return (rc);
  1169. }
  1170. #endif /* CONFIG_440 */
  1171. /*-----------------------------------------------------------------------------+
  1172. * MAL Error Routine
  1173. *-----------------------------------------------------------------------------*/
  1174. static void mal_err (struct eth_device *dev, unsigned long isr,
  1175. unsigned long uic, unsigned long maldef,
  1176. unsigned long mal_errr)
  1177. {
  1178. EMAC_4XX_HW_PST hw_p = dev->priv;
  1179. mtdcr (malesr, isr); /* clear interrupt */
  1180. /* clear DE interrupt */
  1181. mtdcr (maltxdeir, 0xC0000000);
  1182. mtdcr (malrxdeir, 0x80000000);
  1183. #ifdef INFO_4XX_ENET
  1184. printf ("\nMAL error occured.... ISR = %lx UIC = = %lx MAL_DEF = %lx MAL_ERR= %lx \n", isr, uic, maldef, mal_errr);
  1185. #endif
  1186. eth_init (hw_p->bis); /* start again... */
  1187. }
  1188. /*-----------------------------------------------------------------------------+
  1189. * EMAC Error Routine
  1190. *-----------------------------------------------------------------------------*/
  1191. static void emac_err (struct eth_device *dev, unsigned long isr)
  1192. {
  1193. EMAC_4XX_HW_PST hw_p = dev->priv;
  1194. printf ("EMAC%d error occured.... ISR = %lx\n", hw_p->devnum, isr);
  1195. out32 (EMAC_ISR + hw_p->hw_addr, isr);
  1196. }
  1197. /*-----------------------------------------------------------------------------+
  1198. * enet_rcv() handles the ethernet receive data
  1199. *-----------------------------------------------------------------------------*/
  1200. static void enet_rcv (struct eth_device *dev, unsigned long malisr)
  1201. {
  1202. struct enet_frame *ef_ptr;
  1203. unsigned long data_len;
  1204. unsigned long rx_eob_isr;
  1205. EMAC_4XX_HW_PST hw_p = dev->priv;
  1206. int handled = 0;
  1207. int i;
  1208. int loop_count = 0;
  1209. rx_eob_isr = mfdcr (malrxeobisr);
  1210. if ((0x80000000 >> hw_p->devnum) & rx_eob_isr) {
  1211. /* clear EOB */
  1212. mtdcr (malrxeobisr, rx_eob_isr);
  1213. /* EMAC RX done */
  1214. while (1) { /* do all */
  1215. i = hw_p->rx_slot;
  1216. if ((MAL_RX_CTRL_EMPTY & hw_p->rx[i].ctrl)
  1217. || (loop_count >= NUM_RX_BUFF))
  1218. break;
  1219. loop_count++;
  1220. hw_p->rx_slot++;
  1221. if (NUM_RX_BUFF == hw_p->rx_slot)
  1222. hw_p->rx_slot = 0;
  1223. handled++;
  1224. data_len = (unsigned long) hw_p->rx[i].data_len; /* Get len */
  1225. if (data_len) {
  1226. if (data_len > ENET_MAX_MTU) /* Check len */
  1227. data_len = 0;
  1228. else {
  1229. if (EMAC_RX_ERRORS & hw_p->rx[i].ctrl) { /* Check Errors */
  1230. data_len = 0;
  1231. hw_p->stats.rx_err_log[hw_p->
  1232. rx_err_index]
  1233. = hw_p->rx[i].ctrl;
  1234. hw_p->rx_err_index++;
  1235. if (hw_p->rx_err_index ==
  1236. MAX_ERR_LOG)
  1237. hw_p->rx_err_index =
  1238. 0;
  1239. } /* emac_erros */
  1240. } /* data_len < max mtu */
  1241. } /* if data_len */
  1242. if (!data_len) { /* no data */
  1243. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY; /* Free Recv Buffer */
  1244. hw_p->stats.data_len_err++; /* Error at Rx */
  1245. }
  1246. /* !data_len */
  1247. /* AS.HARNOIS */
  1248. /* Check if user has already eaten buffer */
  1249. /* if not => ERROR */
  1250. else if (hw_p->rx_ready[hw_p->rx_i_index] != -1) {
  1251. if (hw_p->is_receiving)
  1252. printf ("ERROR : Receive buffers are full!\n");
  1253. break;
  1254. } else {
  1255. hw_p->stats.rx_frames++;
  1256. hw_p->stats.rx += data_len;
  1257. ef_ptr = (struct enet_frame *) hw_p->rx[i].
  1258. data_ptr;
  1259. #ifdef INFO_4XX_ENET
  1260. hw_p->stats.pkts_rx++;
  1261. #endif
  1262. /* AS.HARNOIS
  1263. * use ring buffer
  1264. */
  1265. hw_p->rx_ready[hw_p->rx_i_index] = i;
  1266. hw_p->rx_i_index++;
  1267. if (NUM_RX_BUFF == hw_p->rx_i_index)
  1268. hw_p->rx_i_index = 0;
  1269. /* AS.HARNOIS
  1270. * free receive buffer only when
  1271. * buffer has been handled (eth_rx)
  1272. rx[i].ctrl |= MAL_RX_CTRL_EMPTY;
  1273. */
  1274. } /* if data_len */
  1275. } /* while */
  1276. } /* if EMACK_RXCHL */
  1277. }
  1278. static int ppc_4xx_eth_rx (struct eth_device *dev)
  1279. {
  1280. int length;
  1281. int user_index;
  1282. unsigned long msr;
  1283. EMAC_4XX_HW_PST hw_p = dev->priv;
  1284. hw_p->is_receiving = 1; /* tell driver */
  1285. for (;;) {
  1286. /* AS.HARNOIS
  1287. * use ring buffer and
  1288. * get index from rx buffer desciptor queue
  1289. */
  1290. user_index = hw_p->rx_ready[hw_p->rx_u_index];
  1291. if (user_index == -1) {
  1292. length = -1;
  1293. break; /* nothing received - leave for() loop */
  1294. }
  1295. msr = mfmsr ();
  1296. mtmsr (msr & ~(MSR_EE));
  1297. length = hw_p->rx[user_index].data_len;
  1298. /* Pass the packet up to the protocol layers. */
  1299. /* NetReceive(NetRxPackets[rxIdx], length - 4); */
  1300. /* NetReceive(NetRxPackets[i], length); */
  1301. NetReceive (NetRxPackets[user_index], length - 4);
  1302. /* Free Recv Buffer */
  1303. hw_p->rx[user_index].ctrl |= MAL_RX_CTRL_EMPTY;
  1304. /* Free rx buffer descriptor queue */
  1305. hw_p->rx_ready[hw_p->rx_u_index] = -1;
  1306. hw_p->rx_u_index++;
  1307. if (NUM_RX_BUFF == hw_p->rx_u_index)
  1308. hw_p->rx_u_index = 0;
  1309. #ifdef INFO_4XX_ENET
  1310. hw_p->stats.pkts_handled++;
  1311. #endif
  1312. mtmsr (msr); /* Enable IRQ's */
  1313. }
  1314. hw_p->is_receiving = 0; /* tell driver */
  1315. return length;
  1316. }
  1317. int ppc_4xx_eth_initialize (bd_t * bis)
  1318. {
  1319. static int virgin = 0;
  1320. struct eth_device *dev;
  1321. int eth_num = 0;
  1322. EMAC_4XX_HW_PST hw = NULL;
  1323. #if defined(CONFIG_440GX)
  1324. unsigned long pfc1;
  1325. mfsdr (sdr_pfc1, pfc1);
  1326. pfc1 &= ~(0x01e00000);
  1327. pfc1 |= 0x01200000;
  1328. mtsdr (sdr_pfc1, pfc1);
  1329. #endif
  1330. /* set phy num and mode */
  1331. bis->bi_phynum[0] = CONFIG_PHY_ADDR;
  1332. bis->bi_phymode[0] = 0;
  1333. #if defined(CONFIG_PHY1_ADDR)
  1334. bis->bi_phynum[1] = CONFIG_PHY1_ADDR;
  1335. bis->bi_phymode[1] = 0;
  1336. #endif
  1337. #if defined(CONFIG_440GX)
  1338. bis->bi_phynum[2] = CONFIG_PHY2_ADDR;
  1339. bis->bi_phynum[3] = CONFIG_PHY3_ADDR;
  1340. bis->bi_phymode[2] = 2;
  1341. bis->bi_phymode[3] = 2;
  1342. ppc_4xx_eth_setup_bridge(0, bis);
  1343. #endif
  1344. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1345. /* See if we can actually bring up the interface, otherwise, skip it */
  1346. switch (eth_num) {
  1347. default: /* fall through */
  1348. case 0:
  1349. if (memcmp (bis->bi_enetaddr, "\0\0\0\0\0\0", 6) == 0) {
  1350. bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
  1351. continue;
  1352. }
  1353. break;
  1354. #ifdef CONFIG_HAS_ETH1
  1355. case 1:
  1356. if (memcmp (bis->bi_enet1addr, "\0\0\0\0\0\0", 6) == 0) {
  1357. bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
  1358. continue;
  1359. }
  1360. break;
  1361. #endif
  1362. #ifdef CONFIG_HAS_ETH2
  1363. case 2:
  1364. if (memcmp (bis->bi_enet2addr, "\0\0\0\0\0\0", 6) == 0) {
  1365. bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
  1366. continue;
  1367. }
  1368. break;
  1369. #endif
  1370. #ifdef CONFIG_HAS_ETH3
  1371. case 3:
  1372. if (memcmp (bis->bi_enet3addr, "\0\0\0\0\0\0", 6) == 0) {
  1373. bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
  1374. continue;
  1375. }
  1376. break;
  1377. #endif
  1378. }
  1379. /* Allocate device structure */
  1380. dev = (struct eth_device *) malloc (sizeof (*dev));
  1381. if (dev == NULL) {
  1382. printf ("ppc_4xx_eth_initialize: "
  1383. "Cannot allocate eth_device %d\n", eth_num);
  1384. return (-1);
  1385. }
  1386. memset(dev, 0, sizeof(*dev));
  1387. /* Allocate our private use data */
  1388. hw = (EMAC_4XX_HW_PST) malloc (sizeof (*hw));
  1389. if (hw == NULL) {
  1390. printf ("ppc_4xx_eth_initialize: "
  1391. "Cannot allocate private hw data for eth_device %d",
  1392. eth_num);
  1393. free (dev);
  1394. return (-1);
  1395. }
  1396. memset(hw, 0, sizeof(*hw));
  1397. switch (eth_num) {
  1398. default: /* fall through */
  1399. case 0:
  1400. hw->hw_addr = 0;
  1401. memcpy (dev->enetaddr, bis->bi_enetaddr, 6);
  1402. break;
  1403. #ifdef CONFIG_HAS_ETH1
  1404. case 1:
  1405. hw->hw_addr = 0x100;
  1406. memcpy (dev->enetaddr, bis->bi_enet1addr, 6);
  1407. break;
  1408. #endif
  1409. #ifdef CONFIG_HAS_ETH2
  1410. case 2:
  1411. hw->hw_addr = 0x400;
  1412. memcpy (dev->enetaddr, bis->bi_enet2addr, 6);
  1413. break;
  1414. #endif
  1415. #ifdef CONFIG_HAS_ETH3
  1416. case 3:
  1417. hw->hw_addr = 0x600;
  1418. memcpy (dev->enetaddr, bis->bi_enet3addr, 6);
  1419. break;
  1420. #endif
  1421. }
  1422. hw->devnum = eth_num;
  1423. hw->print_speed = 1;
  1424. sprintf (dev->name, "ppc_4xx_eth%d", eth_num);
  1425. dev->priv = (void *) hw;
  1426. dev->init = ppc_4xx_eth_init;
  1427. dev->halt = ppc_4xx_eth_halt;
  1428. dev->send = ppc_4xx_eth_send;
  1429. dev->recv = ppc_4xx_eth_rx;
  1430. if (0 == virgin) {
  1431. /* set the MAL IER ??? names may change with new spec ??? */
  1432. #if defined(CONFIG_440SPE) || defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1433. mal_ier =
  1434. MAL_IER_PT | MAL_IER_PRE | MAL_IER_PWE |
  1435. MAL_IER_DE | MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE ;
  1436. #else
  1437. mal_ier =
  1438. MAL_IER_DE | MAL_IER_NE | MAL_IER_TE |
  1439. MAL_IER_OPBE | MAL_IER_PLBE;
  1440. #endif
  1441. mtdcr (malesr, 0xffffffff); /* clear pending interrupts */
  1442. mtdcr (maltxdeir, 0xffffffff); /* clear pending interrupts */
  1443. mtdcr (malrxdeir, 0xffffffff); /* clear pending interrupts */
  1444. mtdcr (malier, mal_ier);
  1445. /* install MAL interrupt handler */
  1446. irq_install_handler (VECNUM_MS,
  1447. (interrupt_handler_t *) enetInt,
  1448. dev);
  1449. irq_install_handler (VECNUM_MTE,
  1450. (interrupt_handler_t *) enetInt,
  1451. dev);
  1452. irq_install_handler (VECNUM_MRE,
  1453. (interrupt_handler_t *) enetInt,
  1454. dev);
  1455. irq_install_handler (VECNUM_TXDE,
  1456. (interrupt_handler_t *) enetInt,
  1457. dev);
  1458. irq_install_handler (VECNUM_RXDE,
  1459. (interrupt_handler_t *) enetInt,
  1460. dev);
  1461. virgin = 1;
  1462. }
  1463. #if defined(CONFIG_NET_MULTI)
  1464. eth_register (dev);
  1465. #else
  1466. emac0_dev = dev;
  1467. #endif
  1468. #if defined(CONFIG_NET_MULTI)
  1469. #if defined(CONFIG_MII) || (CONFIG_COMMANDS & CFG_CMD_MII)
  1470. miiphy_register (dev->name,
  1471. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1472. #endif
  1473. #endif
  1474. } /* end for each supported device */
  1475. return (1);
  1476. }
  1477. #if !defined(CONFIG_NET_MULTI)
  1478. void eth_halt (void) {
  1479. if (emac0_dev) {
  1480. ppc_4xx_eth_halt(emac0_dev);
  1481. free(emac0_dev);
  1482. emac0_dev = NULL;
  1483. }
  1484. }
  1485. int eth_init (bd_t *bis)
  1486. {
  1487. ppc_4xx_eth_initialize(bis);
  1488. if (emac0_dev) {
  1489. return ppc_4xx_eth_init(emac0_dev, bis);
  1490. } else {
  1491. printf("ERROR: ethaddr not set!\n");
  1492. return -1;
  1493. }
  1494. }
  1495. int eth_send(volatile void *packet, int length)
  1496. {
  1497. return (ppc_4xx_eth_send(emac0_dev, packet, length));
  1498. }
  1499. int eth_rx(void)
  1500. {
  1501. return (ppc_4xx_eth_rx(emac0_dev));
  1502. }
  1503. int emac4xx_miiphy_initialize (bd_t * bis)
  1504. {
  1505. #if defined(CONFIG_MII) || (CONFIG_COMMANDS & CFG_CMD_MII)
  1506. miiphy_register ("ppc_4xx_eth0",
  1507. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1508. #endif
  1509. return 0;
  1510. }
  1511. #endif /* !defined(CONFIG_NET_MULTI) */
  1512. #endif /* #if (CONFIG_COMMANDS & CFG_CMD_NET) */