mpc8536ds.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701
  1. /*
  2. * Copyright 2008 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <spd.h>
  33. #include <miiphy.h>
  34. #include <libfdt.h>
  35. #include <spd_sdram.h>
  36. #include <fdt_support.h>
  37. #include <tsec.h>
  38. #include <netdev.h>
  39. #include <sata.h>
  40. #include "../common/pixis.h"
  41. #include "../common/sgmii_riser.h"
  42. phys_size_t fixed_sdram(void);
  43. int board_early_init_f (void)
  44. {
  45. #ifdef CONFIG_MMC
  46. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  47. setbits_be32(&gur->pmuxcr,
  48. (MPC85xx_PMUXCR_SD_DATA |
  49. MPC85xx_PMUXCR_SDHC_CD |
  50. MPC85xx_PMUXCR_SDHC_WP));
  51. #endif
  52. return 0;
  53. }
  54. int checkboard (void)
  55. {
  56. u8 vboot;
  57. u8 *pixis_base = (u8 *)PIXIS_BASE;
  58. puts("Board: MPC8536DS ");
  59. #ifdef CONFIG_PHYS_64BIT
  60. puts("(36-bit addrmap) ");
  61. #endif
  62. printf ("Sys ID: 0x%02x, "
  63. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  64. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  65. in_8(pixis_base + PIXIS_PVER));
  66. vboot = in_8(pixis_base + PIXIS_VBOOT);
  67. switch ((vboot & PIXIS_VBOOT_LBMAP) >> 5) {
  68. case PIXIS_VBOOT_LBMAP_NOR0:
  69. puts ("vBank: 0\n");
  70. break;
  71. case PIXIS_VBOOT_LBMAP_NOR1:
  72. puts ("vBank: 1\n");
  73. break;
  74. case PIXIS_VBOOT_LBMAP_NOR2:
  75. puts ("vBank: 2\n");
  76. break;
  77. case PIXIS_VBOOT_LBMAP_NOR3:
  78. puts ("vBank: 3\n");
  79. break;
  80. case PIXIS_VBOOT_LBMAP_PJET:
  81. puts ("Promjet\n");
  82. break;
  83. case PIXIS_VBOOT_LBMAP_NAND:
  84. puts ("NAND\n");
  85. break;
  86. }
  87. return 0;
  88. }
  89. phys_size_t
  90. initdram(int board_type)
  91. {
  92. phys_size_t dram_size = 0;
  93. puts("Initializing....");
  94. #ifdef CONFIG_SPD_EEPROM
  95. dram_size = fsl_ddr_sdram();
  96. #else
  97. dram_size = fixed_sdram();
  98. #endif
  99. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  100. dram_size *= 0x100000;
  101. puts(" DDR: ");
  102. return dram_size;
  103. }
  104. #if !defined(CONFIG_SPD_EEPROM)
  105. /*
  106. * Fixed sdram init -- doesn't use serial presence detect.
  107. */
  108. phys_size_t fixed_sdram (void)
  109. {
  110. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  111. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  112. uint d_init;
  113. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  114. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  115. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  116. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  117. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  118. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  119. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  120. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  121. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  122. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  123. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  124. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  125. #if defined (CONFIG_DDR_ECC)
  126. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  127. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  128. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  129. #endif
  130. asm("sync;isync");
  131. udelay(500);
  132. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  133. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  134. d_init = 1;
  135. debug("DDR - 1st controller: memory initializing\n");
  136. /*
  137. * Poll until memory is initialized.
  138. * 512 Meg at 400 might hit this 200 times or so.
  139. */
  140. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  141. udelay(1000);
  142. }
  143. debug("DDR: memory initialized\n\n");
  144. asm("sync; isync");
  145. udelay(500);
  146. #endif
  147. return 512 * 1024 * 1024;
  148. }
  149. #endif
  150. #ifdef CONFIG_PCI1
  151. static struct pci_controller pci1_hose;
  152. #endif
  153. #ifdef CONFIG_PCIE1
  154. static struct pci_controller pcie1_hose;
  155. #endif
  156. #ifdef CONFIG_PCIE2
  157. static struct pci_controller pcie2_hose;
  158. #endif
  159. #ifdef CONFIG_PCIE3
  160. static struct pci_controller pcie3_hose;
  161. #endif
  162. int first_free_busno=0;
  163. void
  164. pci_init_board(void)
  165. {
  166. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  167. uint devdisr = gur->devdisr;
  168. uint sdrs2_io_sel =
  169. (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  170. uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  171. uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  172. debug(" pci_init_board: devdisr=%x, sdrs2_io_sel=%x, io_sel=%x,\
  173. host_agent=%x\n", devdisr, sdrs2_io_sel, io_sel, host_agent);
  174. if (sdrs2_io_sel == 7)
  175. printf(" Serdes2 disalbed\n");
  176. else if (sdrs2_io_sel == 4) {
  177. printf(" eTSEC1 is in sgmii mode.\n");
  178. printf(" eTSEC3 is in sgmii mode.\n");
  179. } else if (sdrs2_io_sel == 6)
  180. printf(" eTSEC1 is in sgmii mode.\n");
  181. #ifdef CONFIG_PCIE3
  182. {
  183. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;
  184. struct pci_controller *hose = &pcie3_hose;
  185. int pcie_ep = (host_agent == 1);
  186. int pcie_configured = (io_sel == 7);
  187. struct pci_region *r = hose->regions;
  188. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  189. printf ("\n PCIE3 connected to Slot3 as %s (base address %x)",
  190. pcie_ep ? "End Point" : "Root Complex",
  191. (uint)pci);
  192. if (pci->pme_msg_det) {
  193. pci->pme_msg_det = 0xffffffff;
  194. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  195. }
  196. printf ("\n");
  197. /* inbound */
  198. r += fsl_pci_setup_inbound_windows(r);
  199. /* outbound memory */
  200. pci_set_region(r++,
  201. CONFIG_SYS_PCIE3_MEM_BUS,
  202. CONFIG_SYS_PCIE3_MEM_PHYS,
  203. CONFIG_SYS_PCIE3_MEM_SIZE,
  204. PCI_REGION_MEM);
  205. /* outbound io */
  206. pci_set_region(r++,
  207. CONFIG_SYS_PCIE3_IO_BUS,
  208. CONFIG_SYS_PCIE3_IO_PHYS,
  209. CONFIG_SYS_PCIE3_IO_SIZE,
  210. PCI_REGION_IO);
  211. hose->region_count = r - hose->regions;
  212. hose->first_busno=first_free_busno;
  213. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  214. fsl_pci_init(hose);
  215. first_free_busno=hose->last_busno+1;
  216. printf (" PCIE3 on bus %02x - %02x\n",
  217. hose->first_busno,hose->last_busno);
  218. } else {
  219. printf (" PCIE3: disabled\n");
  220. }
  221. }
  222. #else
  223. gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */
  224. #endif
  225. #ifdef CONFIG_PCIE1
  226. {
  227. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  228. struct pci_controller *hose = &pcie1_hose;
  229. int pcie_ep = (host_agent == 5);
  230. int pcie_configured = (io_sel == 2 || io_sel == 3
  231. || io_sel == 5 || io_sel == 7);
  232. struct pci_region *r = hose->regions;
  233. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  234. printf ("\n PCIE1 connected to Slot1 as %s (base address %x)",
  235. pcie_ep ? "End Point" : "Root Complex",
  236. (uint)pci);
  237. if (pci->pme_msg_det) {
  238. pci->pme_msg_det = 0xffffffff;
  239. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  240. }
  241. printf ("\n");
  242. /* inbound */
  243. r += fsl_pci_setup_inbound_windows(r);
  244. /* outbound memory */
  245. pci_set_region(r++,
  246. CONFIG_SYS_PCIE1_MEM_BUS,
  247. CONFIG_SYS_PCIE1_MEM_PHYS,
  248. CONFIG_SYS_PCIE1_MEM_SIZE,
  249. PCI_REGION_MEM);
  250. /* outbound io */
  251. pci_set_region(r++,
  252. CONFIG_SYS_PCIE1_IO_BUS,
  253. CONFIG_SYS_PCIE1_IO_PHYS,
  254. CONFIG_SYS_PCIE1_IO_SIZE,
  255. PCI_REGION_IO);
  256. #ifdef CONFIG_SYS_PCIE1_MEM_BUS2
  257. /* outbound memory */
  258. pci_set_region(r++,
  259. CONFIG_SYS_PCIE1_MEM_BUS2,
  260. CONFIG_SYS_PCIE1_MEM_PHYS2,
  261. CONFIG_SYS_PCIE1_MEM_SIZE2,
  262. PCI_REGION_MEM);
  263. #endif
  264. hose->region_count = r - hose->regions;
  265. hose->first_busno=first_free_busno;
  266. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  267. fsl_pci_init(hose);
  268. first_free_busno=hose->last_busno+1;
  269. printf(" PCIE1 on bus %02x - %02x\n",
  270. hose->first_busno,hose->last_busno);
  271. } else {
  272. printf (" PCIE1: disabled\n");
  273. }
  274. }
  275. #else
  276. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  277. #endif
  278. #ifdef CONFIG_PCIE2
  279. {
  280. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
  281. struct pci_controller *hose = &pcie2_hose;
  282. int pcie_ep = (host_agent == 3);
  283. int pcie_configured = (io_sel == 5 || io_sel == 7);
  284. struct pci_region *r = hose->regions;
  285. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  286. printf ("\n PCIE2 connected to Slot 2 as %s (base address %x)",
  287. pcie_ep ? "End Point" : "Root Complex",
  288. (uint)pci);
  289. if (pci->pme_msg_det) {
  290. pci->pme_msg_det = 0xffffffff;
  291. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  292. }
  293. printf ("\n");
  294. /* inbound */
  295. r += fsl_pci_setup_inbound_windows(r);
  296. /* outbound memory */
  297. pci_set_region(r++,
  298. CONFIG_SYS_PCIE2_MEM_BUS,
  299. CONFIG_SYS_PCIE2_MEM_PHYS,
  300. CONFIG_SYS_PCIE2_MEM_SIZE,
  301. PCI_REGION_MEM);
  302. /* outbound io */
  303. pci_set_region(r++,
  304. CONFIG_SYS_PCIE2_IO_BUS,
  305. CONFIG_SYS_PCIE2_IO_PHYS,
  306. CONFIG_SYS_PCIE2_IO_SIZE,
  307. PCI_REGION_IO);
  308. #ifdef CONFIG_SYS_PCIE2_MEM_BUS2
  309. /* outbound memory */
  310. pci_set_region(r++,
  311. CONFIG_SYS_PCIE2_MEM_BUS2,
  312. CONFIG_SYS_PCIE2_MEM_PHYS2,
  313. CONFIG_SYS_PCIE2_MEM_SIZE2,
  314. PCI_REGION_MEM);
  315. #endif
  316. hose->region_count = r - hose->regions;
  317. hose->first_busno=first_free_busno;
  318. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  319. fsl_pci_init(hose);
  320. first_free_busno=hose->last_busno+1;
  321. printf (" PCIE2 on bus %02x - %02x\n",
  322. hose->first_busno,hose->last_busno);
  323. } else {
  324. printf (" PCIE2: disabled\n");
  325. }
  326. }
  327. #else
  328. gur->devdisr |= MPC85xx_DEVDISR_PCIE2; /* disable */
  329. #endif
  330. #ifdef CONFIG_PCI1
  331. {
  332. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
  333. struct pci_controller *hose = &pci1_hose;
  334. struct pci_region *r = hose->regions;
  335. uint pci_agent = (host_agent == 6);
  336. uint pci_speed = 66666000; /*get_clock_freq (); PCI PSPEED in [4:5] */
  337. uint pci_32 = 1;
  338. uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
  339. uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
  340. if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
  341. printf ("\n PCI: %d bit, %s MHz, %s, %s, %s (base address %x)\n",
  342. (pci_32) ? 32 : 64,
  343. (pci_speed == 33333000) ? "33" :
  344. (pci_speed == 66666000) ? "66" : "unknown",
  345. pci_clk_sel ? "sync" : "async",
  346. pci_agent ? "agent" : "host",
  347. pci_arb ? "arbiter" : "external-arbiter",
  348. (uint)pci
  349. );
  350. /* inbound */
  351. r += fsl_pci_setup_inbound_windows(r);
  352. /* outbound memory */
  353. pci_set_region(r++,
  354. CONFIG_SYS_PCI1_MEM_BUS,
  355. CONFIG_SYS_PCI1_MEM_PHYS,
  356. CONFIG_SYS_PCI1_MEM_SIZE,
  357. PCI_REGION_MEM);
  358. /* outbound io */
  359. pci_set_region(r++,
  360. CONFIG_SYS_PCI1_IO_BUS,
  361. CONFIG_SYS_PCI1_IO_PHYS,
  362. CONFIG_SYS_PCI1_IO_SIZE,
  363. PCI_REGION_IO);
  364. #ifdef CONFIG_SYS_PCI1_MEM_BUS2
  365. /* outbound memory */
  366. pci_set_region(r++,
  367. CONFIG_SYS_PCI1_MEM_BUS2,
  368. CONFIG_SYS_PCI1_MEM_PHYS2,
  369. CONFIG_SYS_PCI1_MEM_SIZE2,
  370. PCI_REGION_MEM);
  371. #endif
  372. hose->region_count = r - hose->regions;
  373. hose->first_busno=first_free_busno;
  374. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  375. fsl_pci_init(hose);
  376. first_free_busno=hose->last_busno+1;
  377. printf ("PCI on bus %02x - %02x\n",
  378. hose->first_busno,hose->last_busno);
  379. } else {
  380. printf (" PCI: disabled\n");
  381. }
  382. }
  383. #else
  384. gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
  385. #endif
  386. }
  387. int board_early_init_r(void)
  388. {
  389. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  390. const u8 flash_esel = 1;
  391. /*
  392. * Remap Boot flash + PROMJET region to caching-inhibited
  393. * so that flash can be erased properly.
  394. */
  395. /* Flush d-cache and invalidate i-cache of any FLASH data */
  396. flush_dcache();
  397. invalidate_icache();
  398. /* invalidate existing TLB entry for flash + promjet */
  399. disable_tlb(flash_esel);
  400. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  401. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  402. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  403. return 0;
  404. }
  405. #ifdef CONFIG_GET_CLK_FROM_ICS307
  406. /* decode S[0-2] to Output Divider (OD) */
  407. static unsigned char
  408. ics307_S_to_OD[] = {
  409. 10, 2, 8, 4, 5, 7, 3, 6
  410. };
  411. /* Calculate frequency being generated by ICS307-02 clock chip based upon
  412. * the control bytes being programmed into it. */
  413. /* XXX: This function should probably go into a common library */
  414. static unsigned long
  415. ics307_clk_freq (unsigned char cw0, unsigned char cw1, unsigned char cw2)
  416. {
  417. const unsigned long long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
  418. unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
  419. unsigned long RDW = cw2 & 0x7F;
  420. unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
  421. unsigned long freq;
  422. /* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
  423. /* cw0: C1 C0 TTL F1 F0 S2 S1 S0
  424. * cw1: V8 V7 V6 V5 V4 V3 V2 V1
  425. * cw2: V0 R6 R5 R4 R3 R2 R1 R0
  426. *
  427. * R6:R0 = Reference Divider Word (RDW)
  428. * V8:V0 = VCO Divider Word (VDW)
  429. * S2:S0 = Output Divider Select (OD)
  430. * F1:F0 = Function of CLK2 Output
  431. * TTL = duty cycle
  432. * C1:C0 = internal load capacitance for cyrstal
  433. */
  434. /* Adding 1 to get a "nicely" rounded number, but this needs
  435. * more tweaking to get a "properly" rounded number. */
  436. freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
  437. debug("ICS307: CW[0-2]: %02X %02X %02X => %u Hz\n", cw0, cw1, cw2,
  438. freq);
  439. return freq;
  440. }
  441. unsigned long
  442. get_board_sys_clk(ulong dummy)
  443. {
  444. return ics307_clk_freq (
  445. in8(PIXIS_BASE + PIXIS_VSYSCLK0),
  446. in8(PIXIS_BASE + PIXIS_VSYSCLK1),
  447. in8(PIXIS_BASE + PIXIS_VSYSCLK2)
  448. );
  449. }
  450. unsigned long
  451. get_board_ddr_clk(ulong dummy)
  452. {
  453. return ics307_clk_freq (
  454. in8(PIXIS_BASE + PIXIS_VDDRCLK0),
  455. in8(PIXIS_BASE + PIXIS_VDDRCLK1),
  456. in8(PIXIS_BASE + PIXIS_VDDRCLK2)
  457. );
  458. }
  459. #else
  460. unsigned long
  461. get_board_sys_clk(ulong dummy)
  462. {
  463. u8 i;
  464. ulong val = 0;
  465. i = in8(PIXIS_BASE + PIXIS_SPD);
  466. i &= 0x07;
  467. switch (i) {
  468. case 0:
  469. val = 33333333;
  470. break;
  471. case 1:
  472. val = 40000000;
  473. break;
  474. case 2:
  475. val = 50000000;
  476. break;
  477. case 3:
  478. val = 66666666;
  479. break;
  480. case 4:
  481. val = 83333333;
  482. break;
  483. case 5:
  484. val = 100000000;
  485. break;
  486. case 6:
  487. val = 133333333;
  488. break;
  489. case 7:
  490. val = 166666666;
  491. break;
  492. }
  493. return val;
  494. }
  495. unsigned long
  496. get_board_ddr_clk(ulong dummy)
  497. {
  498. u8 i;
  499. ulong val = 0;
  500. i = in8(PIXIS_BASE + PIXIS_SPD);
  501. i &= 0x38;
  502. i >>= 3;
  503. switch (i) {
  504. case 0:
  505. val = 33333333;
  506. break;
  507. case 1:
  508. val = 40000000;
  509. break;
  510. case 2:
  511. val = 50000000;
  512. break;
  513. case 3:
  514. val = 66666666;
  515. break;
  516. case 4:
  517. val = 83333333;
  518. break;
  519. case 5:
  520. val = 100000000;
  521. break;
  522. case 6:
  523. val = 133333333;
  524. break;
  525. case 7:
  526. val = 166666666;
  527. break;
  528. }
  529. return val;
  530. }
  531. #endif
  532. int sata_initialize(void)
  533. {
  534. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  535. uint sdrs2_io_sel =
  536. (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  537. if (sdrs2_io_sel & 0x04)
  538. return 1;
  539. return __sata_initialize();
  540. }
  541. int board_eth_init(bd_t *bis)
  542. {
  543. #ifdef CONFIG_TSEC_ENET
  544. struct tsec_info_struct tsec_info[2];
  545. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  546. int num = 0;
  547. uint sdrs2_io_sel =
  548. (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  549. #ifdef CONFIG_TSEC1
  550. SET_STD_TSEC_INFO(tsec_info[num], 1);
  551. if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6)) {
  552. tsec_info[num].phyaddr = 0;
  553. tsec_info[num].flags |= TSEC_SGMII;
  554. }
  555. num++;
  556. #endif
  557. #ifdef CONFIG_TSEC3
  558. SET_STD_TSEC_INFO(tsec_info[num], 3);
  559. if (sdrs2_io_sel == 4) {
  560. tsec_info[num].phyaddr = 1;
  561. tsec_info[num].flags |= TSEC_SGMII;
  562. }
  563. num++;
  564. #endif
  565. if (!num) {
  566. printf("No TSECs initialized\n");
  567. return 0;
  568. }
  569. #ifdef CONFIG_FSL_SGMII_RISER
  570. if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6))
  571. fsl_sgmii_riser_init(tsec_info, num);
  572. #endif
  573. tsec_eth_init(bis, tsec_info, num);
  574. #endif
  575. return pci_eth_init(bis);
  576. }
  577. #if defined(CONFIG_OF_BOARD_SETUP)
  578. void ft_board_setup(void *blob, bd_t *bd)
  579. {
  580. ft_cpu_setup(blob, bd);
  581. #ifdef CONFIG_PCI1
  582. ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
  583. #endif
  584. #ifdef CONFIG_PCIE2
  585. ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
  586. #endif
  587. #ifdef CONFIG_PCIE2
  588. ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
  589. #endif
  590. #ifdef CONFIG_PCIE1
  591. ft_fsl_pci_setup(blob, "pci3", &pcie3_hose);
  592. #endif
  593. #ifdef CONFIG_FSL_SGMII_RISER
  594. fsl_sgmii_riser_fdt_fixup(blob);
  595. #endif
  596. }
  597. #endif