ads5121.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. /*
  2. * (C) Copyright 2007 DENX Software Engineering
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. *
  22. */
  23. #include <common.h>
  24. #include <mpc512x.h>
  25. #include <asm/bitops.h>
  26. #include <command.h>
  27. #include <asm/processor.h>
  28. #include <fdt_support.h>
  29. #ifdef CONFIG_MISC_INIT_R
  30. #include <i2c.h>
  31. #endif
  32. DECLARE_GLOBAL_DATA_PTR;
  33. /* Clocks in use */
  34. #define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
  35. CLOCK_SCCR1_LPC_EN | \
  36. CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
  37. CLOCK_SCCR1_PSCFIFO_EN | \
  38. CLOCK_SCCR1_DDR_EN | \
  39. CLOCK_SCCR1_FEC_EN | \
  40. CLOCK_SCCR1_PATA_EN | \
  41. CLOCK_SCCR1_PCI_EN | \
  42. CLOCK_SCCR1_TPR_EN)
  43. #define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
  44. CLOCK_SCCR2_SPDIF_EN | \
  45. CLOCK_SCCR2_DIU_EN | \
  46. CLOCK_SCCR2_I2C_EN)
  47. #define CSAW_START(start) ((start) & 0xFFFF0000)
  48. #define CSAW_STOP(start, size) (((start) + (size) - 1) >> 16)
  49. long int fixed_sdram(void);
  50. int board_early_init_f (void)
  51. {
  52. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  53. u32 lpcaw;
  54. /*
  55. * Initialize Local Window for the CPLD registers access (CS2 selects
  56. * the CPLD chip)
  57. */
  58. im->sysconf.lpcs2aw = CSAW_START(CONFIG_SYS_CPLD_BASE) |
  59. CSAW_STOP(CONFIG_SYS_CPLD_BASE, CONFIG_SYS_CPLD_SIZE);
  60. im->lpc.cs_cfg[2] = CONFIG_SYS_CS2_CFG;
  61. /*
  62. * According to MPC5121e RM, configuring local access windows should
  63. * be followed by a dummy read of the config register that was
  64. * modified last and an isync
  65. */
  66. lpcaw = im->sysconf.lpcs2aw;
  67. __asm__ __volatile__ ("isync");
  68. /*
  69. * Disable Boot NOR FLASH write protect - CPLD Reg 8 NOR FLASH Control
  70. *
  71. * Without this the flash identification routine fails, as it needs to issue
  72. * write commands in order to establish the device ID.
  73. */
  74. #ifdef CONFIG_ADS5121_REV2
  75. *((volatile u8 *)(CONFIG_SYS_CPLD_BASE + 0x08)) = 0xC1;
  76. #else
  77. if (*((u8 *)(CONFIG_SYS_CPLD_BASE + 0x08)) & 0x04) {
  78. *((volatile u8 *)(CONFIG_SYS_CPLD_BASE + 0x08)) = 0xC1;
  79. } else {
  80. /* running from Backup flash */
  81. *((volatile u8 *)(CONFIG_SYS_CPLD_BASE + 0x08)) = 0x32;
  82. }
  83. #endif
  84. /*
  85. * Configure Flash Speed
  86. */
  87. *((volatile u32 *)(CONFIG_SYS_IMMR + LPC_OFFSET + CS0_CONFIG)) = CONFIG_SYS_CS0_CFG;
  88. if (SVR_MJREV (im->sysconf.spridr) >= 2) {
  89. *((volatile u32 *)(CONFIG_SYS_IMMR + LPC_OFFSET + CS_ALE_TIMING_CONFIG)) = CONFIG_SYS_CS_ALETIMING;
  90. }
  91. /*
  92. * Enable clocks
  93. */
  94. im->clk.sccr[0] = SCCR1_CLOCKS_EN;
  95. im->clk.sccr[1] = SCCR2_CLOCKS_EN;
  96. #if defined(CONFIG_IIM) || defined(CONFIG_CMD_FUSE)
  97. im->clk.sccr[1] |= CLOCK_SCCR2_IIM_EN;
  98. #endif
  99. return 0;
  100. }
  101. phys_size_t initdram (int board_type)
  102. {
  103. u32 msize = 0;
  104. msize = fixed_sdram ();
  105. return msize;
  106. }
  107. /*
  108. * fixed sdram init -- the board doesn't use memory modules that have serial presence
  109. * detect or similar mechanism for discovery of the DRAM settings
  110. */
  111. long int fixed_sdram (void)
  112. {
  113. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  114. u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
  115. u32 msize_log2 = __ilog2 (msize);
  116. u32 i;
  117. /* Initialize IO Control */
  118. im->io_ctrl.regs[IOCTL_MEM/4] = IOCTRL_MUX_DDR;
  119. /* Initialize DDR Local Window */
  120. im->sysconf.ddrlaw.bar = CONFIG_SYS_DDR_BASE & 0xFFFFF000;
  121. im->sysconf.ddrlaw.ar = msize_log2 - 1;
  122. /*
  123. * According to MPC5121e RM, configuring local access windows should
  124. * be followed by a dummy read of the config register that was
  125. * modified last and an isync
  126. */
  127. i = im->sysconf.ddrlaw.ar;
  128. __asm__ __volatile__ ("isync");
  129. /* Enable DDR */
  130. im->mddrc.ddr_sys_config = CONFIG_SYS_MDDRC_SYS_CFG_EN;
  131. /* Initialize DDR Priority Manager */
  132. im->mddrc.prioman_config1 = CONFIG_SYS_MDDRCGRP_PM_CFG1;
  133. im->mddrc.prioman_config2 = CONFIG_SYS_MDDRCGRP_PM_CFG2;
  134. im->mddrc.hiprio_config = CONFIG_SYS_MDDRCGRP_HIPRIO_CFG;
  135. im->mddrc.lut_table0_main_upper = CONFIG_SYS_MDDRCGRP_LUT0_MU;
  136. im->mddrc.lut_table0_main_lower = CONFIG_SYS_MDDRCGRP_LUT0_ML;
  137. im->mddrc.lut_table1_main_upper = CONFIG_SYS_MDDRCGRP_LUT1_MU;
  138. im->mddrc.lut_table1_main_lower = CONFIG_SYS_MDDRCGRP_LUT1_ML;
  139. im->mddrc.lut_table2_main_upper = CONFIG_SYS_MDDRCGRP_LUT2_MU;
  140. im->mddrc.lut_table2_main_lower = CONFIG_SYS_MDDRCGRP_LUT2_ML;
  141. im->mddrc.lut_table3_main_upper = CONFIG_SYS_MDDRCGRP_LUT3_MU;
  142. im->mddrc.lut_table3_main_lower = CONFIG_SYS_MDDRCGRP_LUT3_ML;
  143. im->mddrc.lut_table4_main_upper = CONFIG_SYS_MDDRCGRP_LUT4_MU;
  144. im->mddrc.lut_table4_main_lower = CONFIG_SYS_MDDRCGRP_LUT4_ML;
  145. im->mddrc.lut_table0_alternate_upper = CONFIG_SYS_MDDRCGRP_LUT0_AU;
  146. im->mddrc.lut_table0_alternate_lower = CONFIG_SYS_MDDRCGRP_LUT0_AL;
  147. im->mddrc.lut_table1_alternate_upper = CONFIG_SYS_MDDRCGRP_LUT1_AU;
  148. im->mddrc.lut_table1_alternate_lower = CONFIG_SYS_MDDRCGRP_LUT1_AL;
  149. im->mddrc.lut_table2_alternate_upper = CONFIG_SYS_MDDRCGRP_LUT2_AU;
  150. im->mddrc.lut_table2_alternate_lower = CONFIG_SYS_MDDRCGRP_LUT2_AL;
  151. im->mddrc.lut_table3_alternate_upper = CONFIG_SYS_MDDRCGRP_LUT3_AU;
  152. im->mddrc.lut_table3_alternate_lower = CONFIG_SYS_MDDRCGRP_LUT3_AL;
  153. im->mddrc.lut_table4_alternate_upper = CONFIG_SYS_MDDRCGRP_LUT4_AU;
  154. im->mddrc.lut_table4_alternate_lower = CONFIG_SYS_MDDRCGRP_LUT4_AL;
  155. /* Initialize MDDRC */
  156. im->mddrc.ddr_sys_config = CONFIG_SYS_MDDRC_SYS_CFG;
  157. im->mddrc.ddr_time_config0 = CONFIG_SYS_MDDRC_TIME_CFG0;
  158. im->mddrc.ddr_time_config1 = CONFIG_SYS_MDDRC_TIME_CFG1;
  159. im->mddrc.ddr_time_config2 = CONFIG_SYS_MDDRC_TIME_CFG2;
  160. /* Initialize DDR */
  161. for (i = 0; i < 10; i++)
  162. im->mddrc.ddr_command = CONFIG_SYS_MICRON_NOP;
  163. im->mddrc.ddr_command = CONFIG_SYS_MICRON_PCHG_ALL;
  164. im->mddrc.ddr_command = CONFIG_SYS_MICRON_NOP;
  165. im->mddrc.ddr_command = CONFIG_SYS_MICRON_RFSH;
  166. im->mddrc.ddr_command = CONFIG_SYS_MICRON_NOP;
  167. im->mddrc.ddr_command = CONFIG_SYS_MICRON_RFSH;
  168. im->mddrc.ddr_command = CONFIG_SYS_MICRON_NOP;
  169. im->mddrc.ddr_command = CONFIG_SYS_MICRON_INIT_DEV_OP;
  170. im->mddrc.ddr_command = CONFIG_SYS_MICRON_NOP;
  171. im->mddrc.ddr_command = CONFIG_SYS_MICRON_EM2;
  172. im->mddrc.ddr_command = CONFIG_SYS_MICRON_NOP;
  173. im->mddrc.ddr_command = CONFIG_SYS_MICRON_PCHG_ALL;
  174. im->mddrc.ddr_command = CONFIG_SYS_MICRON_EM2;
  175. im->mddrc.ddr_command = CONFIG_SYS_MICRON_EM3;
  176. im->mddrc.ddr_command = CONFIG_SYS_MICRON_EN_DLL;
  177. im->mddrc.ddr_command = CONFIG_SYS_MICRON_INIT_DEV_OP;
  178. im->mddrc.ddr_command = CONFIG_SYS_MICRON_PCHG_ALL;
  179. im->mddrc.ddr_command = CONFIG_SYS_MICRON_RFSH;
  180. im->mddrc.ddr_command = CONFIG_SYS_MICRON_INIT_DEV_OP;
  181. im->mddrc.ddr_command = CONFIG_SYS_MICRON_OCD_DEFAULT;
  182. im->mddrc.ddr_command = CONFIG_SYS_MICRON_PCHG_ALL;
  183. im->mddrc.ddr_command = CONFIG_SYS_MICRON_NOP;
  184. /* Start MDDRC */
  185. im->mddrc.ddr_time_config0 = CONFIG_SYS_MDDRC_TIME_CFG0_RUN;
  186. im->mddrc.ddr_sys_config = CONFIG_SYS_MDDRC_SYS_CFG_RUN;
  187. return msize;
  188. }
  189. int misc_init_r(void)
  190. {
  191. u8 tmp_val;
  192. extern int ads5121_diu_init(void);
  193. /* Using this for DIU init before the driver in linux takes over
  194. * Enable the TFP410 Encoder (I2C address 0x38)
  195. */
  196. i2c_set_bus_num(2);
  197. tmp_val = 0xBF;
  198. i2c_write(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
  199. /* Verify if enabled */
  200. tmp_val = 0;
  201. i2c_read(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
  202. debug("DVI Encoder Read: 0x%02lx\n", tmp_val);
  203. tmp_val = 0x10;
  204. i2c_write(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
  205. /* Verify if enabled */
  206. tmp_val = 0;
  207. i2c_read(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
  208. debug("DVI Encoder Read: 0x%02lx\n", tmp_val);
  209. #ifdef CONFIG_FSL_DIU_FB
  210. #if !(defined(CONFIG_VIDEO) || defined(CONFIG_CFB_CONSOLE))
  211. ads5121_diu_init();
  212. #endif
  213. #endif
  214. return 0;
  215. }
  216. static iopin_t ioregs_init[] = {
  217. /* FUNC1=FEC_RX_DV Sets Next 3 to FEC pads */
  218. {
  219. IOCTL_SPDIF_TXCLK, 3, 0,
  220. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  221. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  222. },
  223. /* Set highest Slew on 9 PATA pins */
  224. {
  225. IOCTL_PATA_CE1, 9, 1,
  226. IO_PIN_FMUX(0) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  227. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  228. },
  229. /* FUNC1=FEC_COL Sets Next 15 to FEC pads */
  230. {
  231. IOCTL_PSC0_0, 15, 0,
  232. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  233. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  234. },
  235. /* FUNC1=SPDIF_TXCLK */
  236. {
  237. IOCTL_LPC_CS1, 1, 0,
  238. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  239. IO_PIN_PUE(0) | IO_PIN_ST(1) | IO_PIN_DS(3)
  240. },
  241. /* FUNC2=SPDIF_TX and sets Next pin to SPDIF_RX */
  242. {
  243. IOCTL_I2C1_SCL, 2, 0,
  244. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  245. IO_PIN_PUE(0) | IO_PIN_ST(1) | IO_PIN_DS(3)
  246. },
  247. /* FUNC2=DIU CLK */
  248. {
  249. IOCTL_PSC6_0, 1, 0,
  250. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  251. IO_PIN_PUE(0) | IO_PIN_ST(1) | IO_PIN_DS(3)
  252. },
  253. /* FUNC2=DIU_HSYNC */
  254. {
  255. IOCTL_PSC6_1, 1, 0,
  256. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  257. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  258. },
  259. /* FUNC2=DIUVSYNC Sets Next 26 to DIU Pads */
  260. {
  261. IOCTL_PSC6_4, 26, 0,
  262. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  263. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  264. }
  265. };
  266. static iopin_t rev2_silicon_pci_ioregs_init[] = {
  267. /* FUNC0=PCI Sets next 54 to PCI pads */
  268. {
  269. IOCTL_PCI_AD31, 54, 0,
  270. IO_PIN_FMUX(0) | IO_PIN_HOLD(0) | IO_PIN_DS(0)
  271. }
  272. };
  273. int checkboard (void)
  274. {
  275. ushort brd_rev = *(vu_short *) (CONFIG_SYS_CPLD_BASE + 0x00);
  276. uchar cpld_rev = *(vu_char *) (CONFIG_SYS_CPLD_BASE + 0x02);
  277. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  278. printf ("Board: ADS5121 rev. 0x%04x (CPLD rev. 0x%02x)\n",
  279. brd_rev, cpld_rev);
  280. /* initialize function mux & slew rate IO inter alia on IO Pins */
  281. iopin_initialize(ioregs_init, sizeof(ioregs_init) / sizeof(ioregs_init[0]));
  282. if (SVR_MJREV (im->sysconf.spridr) >= 2) {
  283. iopin_initialize(rev2_silicon_pci_ioregs_init, 1);
  284. }
  285. return 0;
  286. }
  287. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  288. void ft_board_setup(void *blob, bd_t *bd)
  289. {
  290. ft_cpu_setup(blob, bd);
  291. fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
  292. }
  293. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */
  294. #if defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET)
  295. void init_ide_reset (void)
  296. {
  297. volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
  298. debug ("init_ide_reset\n");
  299. /*
  300. * Clear the reset bit to reset the interface
  301. * cf. RefMan MPC5121EE: 28.4.1 Resetting the ATA Bus
  302. */
  303. immr->pata.pata_ata_control = 0;
  304. udelay(100);
  305. /* Assert the reset bit to enable the interface */
  306. immr->pata.pata_ata_control = FSL_ATA_CTRL_ATA_RST_B;
  307. udelay(100);
  308. }
  309. void ide_set_reset (int idereset)
  310. {
  311. volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
  312. debug ("ide_set_reset(%d)\n", idereset);
  313. if (idereset) {
  314. immr->pata.pata_ata_control = 0;
  315. udelay(100);
  316. } else {
  317. immr->pata.pata_ata_control = FSL_ATA_CTRL_ATA_RST_B;
  318. udelay(100);
  319. }
  320. }
  321. #define CALC_TIMING(t) (t + period - 1) / period
  322. int ide_preinit (void)
  323. {
  324. volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
  325. long t;
  326. const struct {
  327. short t0;
  328. short t1;
  329. short t2_8;
  330. short t2_16;
  331. short t2i;
  332. short t4;
  333. short t9;
  334. short tA;
  335. } pio_specs = {
  336. .t0 = 600,
  337. .t1 = 70,
  338. .t2_8 = 290,
  339. .t2_16 = 165,
  340. .t2i = 0,
  341. .t4 = 30,
  342. .t9 = 20,
  343. .tA = 50,
  344. };
  345. union {
  346. u32 config;
  347. struct {
  348. u8 field1;
  349. u8 field2;
  350. u8 field3;
  351. u8 field4;
  352. }bytes;
  353. }cfg;
  354. debug ("IDE preinit using PATA peripheral at IMMR-ADDR %08x\n",
  355. (u32)&immr->pata);
  356. /* Set the reset bit to 1 to enable the interface */
  357. immr->pata.pata_ata_control = FSL_ATA_CTRL_ATA_RST_B;
  358. /* Init timings : we use PIO mode 0 timings */
  359. t = 1000000000 / gd->ips_clk; /* period in ns */
  360. cfg.bytes.field1 = 3;
  361. cfg.bytes.field2 = 3;
  362. cfg.bytes.field3 = (pio_specs.t1 + t) / t;
  363. cfg.bytes.field4 = (pio_specs.t2_8 + t) / t;
  364. immr->pata.pata_time1 = cfg.config;
  365. cfg.bytes.field1 = (pio_specs.t2_8 + t) / t;
  366. cfg.bytes.field2 = (pio_specs.tA + t) / t + 2;
  367. cfg.bytes.field3 = 1;
  368. cfg.bytes.field4 = (pio_specs.t4 + t) / t;
  369. immr->pata.pata_time2 = cfg.config;
  370. cfg.config = immr->pata.pata_time3;
  371. cfg.bytes.field1 = (pio_specs.t9 + t) / t;
  372. immr->pata.pata_time3 = cfg.config;
  373. debug ("PATA preinit complete.\n");
  374. return 0;
  375. }
  376. #endif /* defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET) */