lwmon.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544
  1. /*
  2. * (C) Copyright 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /* External logbuffer support */
  29. #define CONFIG_LOGBUFFER
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MPC823 1 /* This is a MPC823E CPU */
  35. #define CONFIG_LWMON 1 /* ...on a LWMON board */
  36. #define CONFIG_BOARD_PRE_INIT 1 /* Call board_pre_init */
  37. #define CONFIG_LCD 1 /* use LCD controller ... */
  38. #define CONFIG_HLD1045 1 /* ... with a HLD1045 display */
  39. #if 1
  40. #define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
  41. #else
  42. #define CONFIG_8xx_CONS_SCC2
  43. #endif
  44. #define CONFIG_BAUDRATE 115200 /* with watchdog >= 38400 needed */
  45. #define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
  46. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  47. /* pre-boot commands */
  48. #define CONFIG_PREBOOT "setenv bootdelay 15"
  49. #undef CONFIG_BOOTARGS
  50. /* POST support */
  51. #define CONFIG_POST (CFG_POST_CACHE | \
  52. CFG_POST_WATCHDOG | \
  53. CFG_POST_RTC | \
  54. CFG_POST_MEMORY | \
  55. CFG_POST_CPU | \
  56. CFG_POST_UART | \
  57. CFG_POST_ETHER | \
  58. CFG_POST_I2C | \
  59. CFG_POST_SPI | \
  60. CFG_POST_USB | \
  61. CFG_POST_SPR)
  62. #define CONFIG_BOOTCOMMAND "run flash_self"
  63. #define CONFIG_EXTRA_ENV_SETTINGS \
  64. "kernel_addr=40040000\0" \
  65. "ramdisk_addr=40100000\0" \
  66. "magic_keys=#3\0" \
  67. "key_magic#=28\0" \
  68. "key_cmd#=setenv addfb setenv bootargs \\$(bootargs) console=tty0\0" \
  69. "key_magic3=24\0" \
  70. "key_cmd3=echo *** Entering Test Mode ***;" \
  71. "setenv add_misc setenv bootargs \\$(bootargs) testmode\0" \
  72. "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath)\0" \
  73. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  74. "addfb=setenv bootargs $(bootargs) console=ttyS1,$(baudrate)\0" \
  75. "addip=setenv bootargs $(bootargs) " \
  76. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off " \
  77. "panic=1\0" \
  78. "add_wdt=setenv bootargs $(bootargs) $(wdt_args)\0" \
  79. "flash_nfs=run nfsargs addip add_wdt addfb;" \
  80. "bootm $(kernel_addr)\0" \
  81. "flash_self=run ramargs addip add_wdt addfb;" \
  82. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  83. "net_nfs=tftp 100000 /tftpboot/pImage.lwmon;" \
  84. "run nfsargs addip add_wdt addfb;bootm\0" \
  85. "rootpath=/opt/eldk/ppc_8xx\0" \
  86. "load=tftp 100000 /tftpboot/u-boot.bin\0" \
  87. "update=protect off 1:0;era 1:0;cp.b 100000 40000000 $(filesize)\0" \
  88. "wdt_args=wdt_8xx=off\0" \
  89. "verify=no"
  90. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  91. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  92. #define CONFIG_WATCHDOG 1 /* watchdog enabled */
  93. #undef CONFIG_STATUS_LED /* Status LED disabled */
  94. /* enable I2C and select the hardware/software driver */
  95. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  96. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  97. #define CFG_I2C_SPEED 93000 /* 93 kHz is supposed to work */
  98. #define CFG_I2C_SLAVE 0xFE
  99. #ifdef CONFIG_SOFT_I2C
  100. /*
  101. * Software (bit-bang) I2C driver configuration
  102. */
  103. #define PB_SCL 0x00000020 /* PB 26 */
  104. #define PB_SDA 0x00000010 /* PB 27 */
  105. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  106. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  107. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  108. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  109. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  110. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  111. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  112. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  113. #define I2C_DELAY udelay(1) /* 1/4 I2C clock duration */
  114. #endif /* CONFIG_SOFT_I2C */
  115. #define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */
  116. #ifdef CONFIG_POST
  117. #define CFG_CMD_POST_DIAG CFG_CMD_DIAG
  118. #else
  119. #define CFG_CMD_POST_DIAG 0
  120. #endif
  121. #ifdef CONFIG_8xx_CONS_SCC2 /* Can't use ethernet, then */
  122. #define CONFIG_COMMANDS ( (CONFIG_CMD_DFL & ~CFG_CMD_NET) | \
  123. CFG_CMD_DATE | \
  124. CFG_CMD_I2C | \
  125. CFG_CMD_EEPROM | \
  126. CFG_CMD_IDE | \
  127. CFG_CMD_BSP | \
  128. CFG_CMD_POST_DIAG )
  129. #else
  130. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  131. CFG_CMD_DHCP | \
  132. CFG_CMD_DATE | \
  133. CFG_CMD_I2C | \
  134. CFG_CMD_EEPROM | \
  135. CFG_CMD_IDE | \
  136. CFG_CMD_BSP | \
  137. CFG_CMD_POST_DIAG )
  138. #endif
  139. #define CONFIG_MAC_PARTITION
  140. #define CONFIG_DOS_PARTITION
  141. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  142. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  143. #include <cmd_confdefs.h>
  144. /*----------------------------------------------------------------------*/
  145. /*
  146. * Miscellaneous configurable options
  147. */
  148. #define CFG_LONGHELP /* undef to save memory */
  149. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  150. #undef CFG_HUSH_PARSER /* enable "hush" shell */
  151. #ifdef CFG_HUSH_PARSER
  152. #define CFG_PROMPT_HUSH_PS2 "> "
  153. #endif
  154. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  155. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  156. #else
  157. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  158. #endif
  159. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  160. #define CFG_MAXARGS 16 /* max number of command args */
  161. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  162. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  163. #define CFG_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
  164. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  165. #define CFG_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
  166. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  167. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  168. /*
  169. * Low Level Configuration Settings
  170. * (address mappings, register initial values, etc.)
  171. * You should know what you are doing if you make changes here.
  172. */
  173. /*-----------------------------------------------------------------------
  174. * Internal Memory Mapped Register
  175. */
  176. #define CFG_IMMR 0xFFF00000
  177. /*-----------------------------------------------------------------------
  178. * Definitions for initial stack pointer and data area (in DPRAM)
  179. */
  180. #define CFG_INIT_RAM_ADDR CFG_IMMR
  181. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  182. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  183. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  184. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  185. /*-----------------------------------------------------------------------
  186. * Start addresses for the final memory configuration
  187. * (Set up by the startup code)
  188. * Please note that CFG_SDRAM_BASE _must_ start at 0
  189. */
  190. #define CFG_SDRAM_BASE 0x00000000
  191. #define CFG_FLASH_BASE 0x40000000
  192. #if defined(DEBUG) || (CONFIG_COMMANDS & CFG_CMD_IDE)
  193. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  194. #else
  195. #define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  196. #endif
  197. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  198. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  199. /*
  200. * For booting Linux, the board info and command line data
  201. * have to be in the first 8 MB of memory, since this is
  202. * the maximum mapped by the Linux kernel during initialization.
  203. */
  204. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  205. /*-----------------------------------------------------------------------
  206. * FLASH organization
  207. */
  208. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  209. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  210. #define CFG_FLASH_ERASE_TOUT 180000 /* Timeout for Flash Erase (in ms) */
  211. #define CFG_FLASH_WRITE_TOUT 600 /* Timeout for Flash Write (in ms) */
  212. #if 1
  213. /* Put environment in flash which is much faster to boot */
  214. #define CFG_ENV_IS_IN_FLASH 1
  215. #define CFG_ENV_ADDR 0x40040000 /* Address of Environment Sector */
  216. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment */
  217. #define CFG_ENV_SECT_SIZE 0x40000 /* we have BIG sectors only :-( */
  218. #else
  219. /* Environment in EEPROM */
  220. #define CFG_ENV_IS_IN_EEPROM 1
  221. #define CFG_ENV_OFFSET 0
  222. #define CFG_ENV_SIZE 2048
  223. #endif
  224. /*-----------------------------------------------------------------------
  225. * I2C/EEPROM Configuration
  226. */
  227. #define CFG_I2C_AUDIO_ADDR 0x28 /* Audio volume control */
  228. #define CFG_I2C_SYSMON_ADDR 0x2E /* LM87 System Monitor */
  229. #define CFG_I2C_RTC_ADDR 0x51 /* PCF8563 RTC */
  230. #define CFG_I2C_POWER_A_ADDR 0x52 /* PCMCIA/USB power switch, channel A */
  231. #define CFG_I2C_POWER_B_ADDR 0x53 /* PCMCIA/USB power switch, channel B */
  232. #define CFG_I2C_KEYBD_ADDR 0x56 /* PIC LWE keyboard */
  233. #define CFG_I2C_PICIO_ADDR 0x57 /* PIC IO Expander */
  234. #define CONFIG_USE_FRAM /* Use FRAM instead of EEPROM */
  235. #ifdef CONFIG_USE_FRAM /* use FRAM */
  236. #define CFG_I2C_EEPROM_ADDR 0x55 /* FRAM FM24CL64 */
  237. #define CFG_I2C_EEPROM_ADDR_LEN 2
  238. #else /* use EEPROM */
  239. #define CFG_I2C_EEPROM_ADDR 0x58 /* EEPROM AT24C164 */
  240. #define CFG_I2C_EEPROM_ADDR_LEN 1
  241. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
  242. #endif /* CONFIG_USE_FRAM */
  243. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  244. /* List of I2C addresses to be verified by POST */
  245. #define I2C_ADDR_LIST { /* CFG_I2C_AUDIO_ADDR, */ \
  246. CFG_I2C_SYSMON_ADDR, \
  247. CFG_I2C_RTC_ADDR, \
  248. CFG_I2C_POWER_A_ADDR, \
  249. CFG_I2C_POWER_B_ADDR, \
  250. CFG_I2C_KEYBD_ADDR, \
  251. CFG_I2C_PICIO_ADDR, \
  252. CFG_I2C_EEPROM_ADDR, \
  253. }
  254. /*-----------------------------------------------------------------------
  255. * Cache Configuration
  256. */
  257. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  258. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  259. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  260. #endif
  261. /*-----------------------------------------------------------------------
  262. * SYPCR - System Protection Control 11-9
  263. * SYPCR can only be written once after reset!
  264. *-----------------------------------------------------------------------
  265. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  266. */
  267. #if 0 && defined(CONFIG_WATCHDOG) /* LWMON uses external MAX706TESA WD */
  268. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  269. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  270. #else
  271. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  272. #endif
  273. /*-----------------------------------------------------------------------
  274. * SIUMCR - SIU Module Configuration 11-6
  275. *-----------------------------------------------------------------------
  276. * PCMCIA config., multi-function pin tri-state
  277. */
  278. /* EARB, DBGC and DBPC are initialised by the HCW */
  279. /* => 0x000000C0 */
  280. #define CFG_SIUMCR (SIUMCR_GB5E)
  281. /*#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01) */
  282. /*-----------------------------------------------------------------------
  283. * TBSCR - Time Base Status and Control 11-26
  284. *-----------------------------------------------------------------------
  285. * Clear Reference Interrupt Status, Timebase freezing enabled
  286. */
  287. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  288. /*-----------------------------------------------------------------------
  289. * PISCR - Periodic Interrupt Status and Control 11-31
  290. *-----------------------------------------------------------------------
  291. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  292. */
  293. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  294. /*-----------------------------------------------------------------------
  295. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  296. *-----------------------------------------------------------------------
  297. * Reset PLL lock status sticky bit, timer expired status bit and timer
  298. * interrupt status bit, set PLL multiplication factor !
  299. */
  300. /* 0x00405000 */
  301. #define CFG_PLPRCR_MF 4 /* (4+1) * 13.2 = 66 MHz Clock */
  302. #define CFG_PLPRCR \
  303. ( (CFG_PLPRCR_MF << PLPRCR_MF_SHIFT) | \
  304. PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | \
  305. /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
  306. PLPRCR_CSR /*| PLPRCR_LOLRE|PLPRCR_FIOPD*/ \
  307. )
  308. #define CONFIG_8xx_GCLK_FREQ ((CFG_PLPRCR_MF+1)*13200000)
  309. /*-----------------------------------------------------------------------
  310. * SCCR - System Clock and reset Control Register 15-27
  311. *-----------------------------------------------------------------------
  312. * Set clock output, timebase and RTC source and divider,
  313. * power management and some other internal clocks
  314. */
  315. #define SCCR_MASK SCCR_EBDF11
  316. /* 0x01800000 */
  317. #define CFG_SCCR (SCCR_COM00 | /*SCCR_TBS|*/ \
  318. SCCR_RTDIV | SCCR_RTSEL | \
  319. /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
  320. SCCR_EBDF00 | SCCR_DFSYNC00 | \
  321. SCCR_DFBRG00 | SCCR_DFNL000 | \
  322. SCCR_DFNH000 | SCCR_DFLCD100 | \
  323. SCCR_DFALCD01)
  324. /*-----------------------------------------------------------------------
  325. * RTCSC - Real-Time Clock Status and Control Register 11-27
  326. *-----------------------------------------------------------------------
  327. */
  328. /* 0x00C3 => 0x0003 */
  329. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  330. /*-----------------------------------------------------------------------
  331. * RCCR - RISC Controller Configuration Register 19-4
  332. *-----------------------------------------------------------------------
  333. */
  334. #define CFG_RCCR 0x0000
  335. /*-----------------------------------------------------------------------
  336. * RMDS - RISC Microcode Development Support Control Register
  337. *-----------------------------------------------------------------------
  338. */
  339. #define CFG_RMDS 0
  340. /*-----------------------------------------------------------------------
  341. *
  342. * Interrupt Levels
  343. *-----------------------------------------------------------------------
  344. */
  345. #define CFG_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
  346. /*-----------------------------------------------------------------------
  347. * PCMCIA stuff
  348. *-----------------------------------------------------------------------
  349. *
  350. */
  351. #define CFG_PCMCIA_MEM_ADDR (0x50000000)
  352. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  353. #define CFG_PCMCIA_DMA_ADDR (0x54000000)
  354. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  355. #define CFG_PCMCIA_ATTRB_ADDR (0x58000000)
  356. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  357. #define CFG_PCMCIA_IO_ADDR (0x5C000000)
  358. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  359. /*-----------------------------------------------------------------------
  360. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  361. *-----------------------------------------------------------------------
  362. */
  363. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  364. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  365. #undef CONFIG_IDE_LED /* LED for ide not supported */
  366. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  367. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  368. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  369. #define CFG_ATA_IDE0_OFFSET 0x0000
  370. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  371. /* Offset for data I/O */
  372. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  373. /* Offset for normal register accesses */
  374. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  375. /* Offset for alternate registers */
  376. #define CFG_ATA_ALT_OFFSET 0x0100
  377. /*-----------------------------------------------------------------------
  378. *
  379. *-----------------------------------------------------------------------
  380. *
  381. */
  382. /*#define CFG_DER 0x2002000F*/
  383. #define CFG_DER 0
  384. /*
  385. * Init Memory Controller:
  386. *
  387. * BR0/1 and OR0/1 (FLASH) - second Flash bank optional
  388. */
  389. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  390. #define FLASH_BASE1_PRELIM 0x41000000 /* FLASH bank #1 */
  391. /* used to re-map FLASH:
  392. * restrict access enough to keep SRAM working (if any)
  393. * but not too much to meddle with FLASH accesses
  394. */
  395. #define CFG_REMAP_OR_AM 0xFF000000 /* OR addr mask */
  396. #define CFG_PRELIM_OR_AM 0xFF000000 /* OR addr mask */
  397. /* FLASH timing: ACS = 00, TRLX = 0, CSNT = 1, SCY = 8, EHTR = 0 */
  398. #define CFG_OR_TIMING_FLASH (OR_SCY_8_CLK)
  399. #define CFG_OR0_REMAP ( CFG_REMAP_OR_AM | OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
  400. CFG_OR_TIMING_FLASH)
  401. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | OR_ACS_DIV1 | OR_BI | \
  402. CFG_OR_TIMING_FLASH)
  403. /* 16 bit, bank valid */
  404. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V )
  405. #define CFG_OR1_REMAP CFG_OR0_REMAP
  406. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  407. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V )
  408. /*
  409. * BR3/OR3: SDRAM
  410. *
  411. * Multiplexed addresses, GPL5 output to GPL5_A (don't care)
  412. */
  413. #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
  414. #define SDRAM_PRELIM_OR_AM 0xF0000000 /* map 256 MB (>SDRAM_MAX_SIZE!) */
  415. #define SDRAM_TIMING OR_SCY_0_CLK /* SDRAM-Timing */
  416. #define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB SDRAM */
  417. #define CFG_OR3_PRELIM (SDRAM_PRELIM_OR_AM | OR_CSNT_SAM | OR_G5LS | SDRAM_TIMING )
  418. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  419. /*
  420. * BR5/OR5: Touch Panel
  421. *
  422. * AM=0xFFC00 ATM=0 CSNT/SAM=0 ACS/G5LA/G5LS=3 BIH=1 SCY=0 SETA=0 TRLX=0 EHTR=0
  423. */
  424. #define TOUCHPNL_BASE 0x20000000
  425. #define TOUCHPNL_OR_AM 0xFFFF8000
  426. #define TOUCHPNL_TIMING OR_SCY_0_CLK
  427. #define CFG_OR5_PRELIM (TOUCHPNL_OR_AM | OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
  428. TOUCHPNL_TIMING )
  429. #define CFG_BR5_PRELIM ((TOUCHPNL_BASE & BR_BA_MSK) | BR_PS_32 | BR_V )
  430. #define CFG_MEMORY_75
  431. #undef CFG_MEMORY_7E
  432. #undef CFG_MEMORY_8E
  433. /*
  434. * Memory Periodic Timer Prescaler
  435. */
  436. /* periodic timer for refresh */
  437. #define CFG_MPTPR 0x200
  438. /*
  439. * MAMR settings for SDRAM
  440. */
  441. #define CFG_MAMR_8COL 0x80802114
  442. #define CFG_MAMR_9COL 0x80904114
  443. /*
  444. * MAR setting for SDRAM
  445. */
  446. #define CFG_MAR 0x00000088
  447. /*
  448. * Internal Definitions
  449. *
  450. * Boot Flags
  451. */
  452. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  453. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  454. #endif /* __CONFIG_H */