mx53smd.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. /*
  2. * (C) Copyright 2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/arch/imx-regs.h>
  25. #include <asm/arch/mx5x_pins.h>
  26. #include <asm/arch/sys_proto.h>
  27. #include <asm/arch/crm_regs.h>
  28. #include <asm/arch/clock.h>
  29. #include <asm/arch/iomux.h>
  30. #include <asm/errno.h>
  31. #include <netdev.h>
  32. #include <mmc.h>
  33. #include <fsl_esdhc.h>
  34. #include <asm/gpio.h>
  35. DECLARE_GLOBAL_DATA_PTR;
  36. int dram_init(void)
  37. {
  38. u32 size1, size2;
  39. size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
  40. size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  41. gd->ram_size = size1 + size2;
  42. return 0;
  43. }
  44. void dram_init_banksize(void)
  45. {
  46. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  47. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  48. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  49. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  50. }
  51. static void setup_iomux_uart(void)
  52. {
  53. /* UART1 RXD */
  54. mxc_request_iomux(MX53_PIN_CSI0_D11, IOMUX_CONFIG_ALT2);
  55. mxc_iomux_set_pad(MX53_PIN_CSI0_D11,
  56. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  57. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  58. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  59. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  60. mxc_iomux_set_input(MX53_UART1_IPP_UART_RXD_MUX_SELECT_INPUT, 0x1);
  61. /* UART1 TXD */
  62. mxc_request_iomux(MX53_PIN_CSI0_D10, IOMUX_CONFIG_ALT2);
  63. mxc_iomux_set_pad(MX53_PIN_CSI0_D10,
  64. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  65. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  66. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
  67. PAD_CTL_ODE_OPENDRAIN_ENABLE);
  68. }
  69. static void setup_iomux_fec(void)
  70. {
  71. /*FEC_MDIO*/
  72. mxc_request_iomux(MX53_PIN_FEC_MDIO, IOMUX_CONFIG_ALT0);
  73. mxc_iomux_set_pad(MX53_PIN_FEC_MDIO,
  74. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  75. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  76. PAD_CTL_22K_PU | PAD_CTL_ODE_OPENDRAIN_ENABLE);
  77. mxc_iomux_set_input(MX53_FEC_FEC_MDI_SELECT_INPUT, 0x1);
  78. /*FEC_MDC*/
  79. mxc_request_iomux(MX53_PIN_FEC_MDC, IOMUX_CONFIG_ALT0);
  80. mxc_iomux_set_pad(MX53_PIN_FEC_MDC, PAD_CTL_DRV_HIGH);
  81. /* FEC RXD1 */
  82. mxc_request_iomux(MX53_PIN_FEC_RXD1, IOMUX_CONFIG_ALT0);
  83. mxc_iomux_set_pad(MX53_PIN_FEC_RXD1,
  84. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  85. /* FEC RXD0 */
  86. mxc_request_iomux(MX53_PIN_FEC_RXD0, IOMUX_CONFIG_ALT0);
  87. mxc_iomux_set_pad(MX53_PIN_FEC_RXD0,
  88. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  89. /* FEC TXD1 */
  90. mxc_request_iomux(MX53_PIN_FEC_TXD1, IOMUX_CONFIG_ALT0);
  91. mxc_iomux_set_pad(MX53_PIN_FEC_TXD1, PAD_CTL_DRV_HIGH);
  92. /* FEC TXD0 */
  93. mxc_request_iomux(MX53_PIN_FEC_TXD0, IOMUX_CONFIG_ALT0);
  94. mxc_iomux_set_pad(MX53_PIN_FEC_TXD0, PAD_CTL_DRV_HIGH);
  95. /* FEC TX_EN */
  96. mxc_request_iomux(MX53_PIN_FEC_TX_EN, IOMUX_CONFIG_ALT0);
  97. mxc_iomux_set_pad(MX53_PIN_FEC_TX_EN, PAD_CTL_DRV_HIGH);
  98. /* FEC TX_CLK */
  99. mxc_request_iomux(MX53_PIN_FEC_REF_CLK, IOMUX_CONFIG_ALT0);
  100. mxc_iomux_set_pad(MX53_PIN_FEC_REF_CLK,
  101. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  102. /* FEC RX_ER */
  103. mxc_request_iomux(MX53_PIN_FEC_RX_ER, IOMUX_CONFIG_ALT0);
  104. mxc_iomux_set_pad(MX53_PIN_FEC_RX_ER,
  105. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  106. /* FEC CRS */
  107. mxc_request_iomux(MX53_PIN_FEC_CRS_DV, IOMUX_CONFIG_ALT0);
  108. mxc_iomux_set_pad(MX53_PIN_FEC_CRS_DV,
  109. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
  110. }
  111. #ifdef CONFIG_FSL_ESDHC
  112. struct fsl_esdhc_cfg esdhc_cfg[1] = {
  113. {MMC_SDHC1_BASE_ADDR},
  114. };
  115. int board_mmc_getcd(struct mmc *mmc)
  116. {
  117. mxc_request_iomux(MX53_PIN_EIM_DA13, IOMUX_CONFIG_ALT1);
  118. gpio_direction_input(IMX_GPIO_NR(3, 13));
  119. return !gpio_get_value(IMX_GPIO_NR(3, 13));
  120. }
  121. int board_mmc_init(bd_t *bis)
  122. {
  123. u32 index;
  124. s32 status = 0;
  125. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  126. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
  127. switch (index) {
  128. case 0:
  129. mxc_request_iomux(MX53_PIN_SD1_CMD, IOMUX_CONFIG_ALT0);
  130. mxc_request_iomux(MX53_PIN_SD1_CLK, IOMUX_CONFIG_ALT0);
  131. mxc_request_iomux(MX53_PIN_SD1_DATA0,
  132. IOMUX_CONFIG_ALT0);
  133. mxc_request_iomux(MX53_PIN_SD1_DATA1,
  134. IOMUX_CONFIG_ALT0);
  135. mxc_request_iomux(MX53_PIN_SD1_DATA2,
  136. IOMUX_CONFIG_ALT0);
  137. mxc_request_iomux(MX53_PIN_SD1_DATA3,
  138. IOMUX_CONFIG_ALT0);
  139. mxc_request_iomux(MX53_PIN_EIM_DA13,
  140. IOMUX_CONFIG_ALT1);
  141. mxc_iomux_set_pad(MX53_PIN_SD1_CMD,
  142. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  143. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  144. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU);
  145. mxc_iomux_set_pad(MX53_PIN_SD1_CLK,
  146. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  147. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  148. PAD_CTL_DRV_HIGH);
  149. mxc_iomux_set_pad(MX53_PIN_SD1_DATA0,
  150. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  151. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  152. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  153. mxc_iomux_set_pad(MX53_PIN_SD1_DATA1,
  154. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  155. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  156. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  157. mxc_iomux_set_pad(MX53_PIN_SD1_DATA2,
  158. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  159. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  160. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  161. mxc_iomux_set_pad(MX53_PIN_SD1_DATA3,
  162. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
  163. PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
  164. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
  165. break;
  166. default:
  167. printf("Warning: you configured more ESDHC controller"
  168. "(%d) as supported by the board(1)\n",
  169. CONFIG_SYS_FSL_ESDHC_NUM);
  170. return status;
  171. }
  172. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  173. }
  174. return status;
  175. }
  176. #endif
  177. int board_early_init_f(void)
  178. {
  179. setup_iomux_uart();
  180. setup_iomux_fec();
  181. return 0;
  182. }
  183. int board_init(void)
  184. {
  185. /* address of boot parameters */
  186. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  187. return 0;
  188. }
  189. int checkboard(void)
  190. {
  191. puts("Board: MX53SMD\n");
  192. return 0;
  193. }