cpu_init.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419
  1. /*
  2. * Copyright 2007-2010 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Modified by Xianghua Xiao, X.Xiao@motorola.com
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <asm/processor.h>
  31. #include <ioports.h>
  32. #include <sata.h>
  33. #include <asm/io.h>
  34. #include <asm/mmu.h>
  35. #include <asm/fsl_law.h>
  36. #include <asm/fsl_serdes.h>
  37. #include "mp.h"
  38. DECLARE_GLOBAL_DATA_PTR;
  39. #ifdef CONFIG_QE
  40. extern qe_iop_conf_t qe_iop_conf_tab[];
  41. extern void qe_config_iopin(u8 port, u8 pin, int dir,
  42. int open_drain, int assign);
  43. extern void qe_init(uint qe_base);
  44. extern void qe_reset(void);
  45. static void config_qe_ioports(void)
  46. {
  47. u8 port, pin;
  48. int dir, open_drain, assign;
  49. int i;
  50. for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
  51. port = qe_iop_conf_tab[i].port;
  52. pin = qe_iop_conf_tab[i].pin;
  53. dir = qe_iop_conf_tab[i].dir;
  54. open_drain = qe_iop_conf_tab[i].open_drain;
  55. assign = qe_iop_conf_tab[i].assign;
  56. qe_config_iopin(port, pin, dir, open_drain, assign);
  57. }
  58. }
  59. #endif
  60. #ifdef CONFIG_CPM2
  61. void config_8560_ioports (volatile ccsr_cpm_t * cpm)
  62. {
  63. int portnum;
  64. for (portnum = 0; portnum < 4; portnum++) {
  65. uint pmsk = 0,
  66. ppar = 0,
  67. psor = 0,
  68. pdir = 0,
  69. podr = 0,
  70. pdat = 0;
  71. iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
  72. iop_conf_t *eiopc = iopc + 32;
  73. uint msk = 1;
  74. /*
  75. * NOTE:
  76. * index 0 refers to pin 31,
  77. * index 31 refers to pin 0
  78. */
  79. while (iopc < eiopc) {
  80. if (iopc->conf) {
  81. pmsk |= msk;
  82. if (iopc->ppar)
  83. ppar |= msk;
  84. if (iopc->psor)
  85. psor |= msk;
  86. if (iopc->pdir)
  87. pdir |= msk;
  88. if (iopc->podr)
  89. podr |= msk;
  90. if (iopc->pdat)
  91. pdat |= msk;
  92. }
  93. msk <<= 1;
  94. iopc++;
  95. }
  96. if (pmsk != 0) {
  97. volatile ioport_t *iop = ioport_addr (cpm, portnum);
  98. uint tpmsk = ~pmsk;
  99. /*
  100. * the (somewhat confused) paragraph at the
  101. * bottom of page 35-5 warns that there might
  102. * be "unknown behaviour" when programming
  103. * PSORx and PDIRx, if PPARx = 1, so I
  104. * decided this meant I had to disable the
  105. * dedicated function first, and enable it
  106. * last.
  107. */
  108. iop->ppar &= tpmsk;
  109. iop->psor = (iop->psor & tpmsk) | psor;
  110. iop->podr = (iop->podr & tpmsk) | podr;
  111. iop->pdat = (iop->pdat & tpmsk) | pdat;
  112. iop->pdir = (iop->pdir & tpmsk) | pdir;
  113. iop->ppar |= ppar;
  114. }
  115. }
  116. }
  117. #endif
  118. #ifdef CONFIG_SYS_FSL_CPC
  119. static void enable_cpc(void)
  120. {
  121. int i;
  122. u32 size = 0;
  123. cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
  124. for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
  125. u32 cpccfg0 = in_be32(&cpc->cpccfg0);
  126. size += CPC_CFG0_SZ_K(cpccfg0);
  127. out_be32(&cpc->cpccsr0, CPC_CSR0_CE | CPC_CSR0_PE);
  128. /* Read back to sync write */
  129. in_be32(&cpc->cpccsr0);
  130. }
  131. printf("Corenet Platform Cache: %d KB enabled\n", size);
  132. }
  133. void invalidate_cpc(void)
  134. {
  135. int i;
  136. cpc_corenet_t *cpc = (cpc_corenet_t *)CONFIG_SYS_FSL_CPC_ADDR;
  137. for (i = 0; i < CONFIG_SYS_NUM_CPC; i++, cpc++) {
  138. /* Flash invalidate the CPC and clear all the locks */
  139. out_be32(&cpc->cpccsr0, CPC_CSR0_FI | CPC_CSR0_LFC);
  140. while (in_be32(&cpc->cpccsr0) & (CPC_CSR0_FI | CPC_CSR0_LFC))
  141. ;
  142. }
  143. }
  144. #else
  145. #define enable_cpc()
  146. #define invalidate_cpc()
  147. #endif /* CONFIG_SYS_FSL_CPC */
  148. /*
  149. * Breathe some life into the CPU...
  150. *
  151. * Set up the memory map
  152. * initialize a bunch of registers
  153. */
  154. #ifdef CONFIG_FSL_CORENET
  155. static void corenet_tb_init(void)
  156. {
  157. volatile ccsr_rcpm_t *rcpm =
  158. (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
  159. volatile ccsr_pic_t *pic =
  160. (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR);
  161. u32 whoami = in_be32(&pic->whoami);
  162. /* Enable the timebase register for this core */
  163. out_be32(&rcpm->ctbenrl, (1 << whoami));
  164. }
  165. #endif
  166. void cpu_init_f (void)
  167. {
  168. extern void m8560_cpm_reset (void);
  169. #ifdef CONFIG_MPC8548
  170. ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
  171. uint svr = get_svr();
  172. /*
  173. * CPU2 errata workaround: A core hang possible while executing
  174. * a msync instruction and a snoopable transaction from an I/O
  175. * master tagged to make quick forward progress is present.
  176. * Fixed in silicon rev 2.1.
  177. */
  178. if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
  179. out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
  180. #endif
  181. disable_tlb(14);
  182. disable_tlb(15);
  183. #ifdef CONFIG_CPM2
  184. config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
  185. #endif
  186. init_early_memctl_regs();
  187. #if defined(CONFIG_CPM2)
  188. m8560_cpm_reset();
  189. #endif
  190. #ifdef CONFIG_QE
  191. /* Config QE ioports */
  192. config_qe_ioports();
  193. #endif
  194. #if defined(CONFIG_FSL_DMA)
  195. dma_init();
  196. #endif
  197. #ifdef CONFIG_FSL_CORENET
  198. corenet_tb_init();
  199. #endif
  200. init_used_tlb_cams();
  201. /* Invalidate the CPC before DDR gets enabled */
  202. invalidate_cpc();
  203. }
  204. /*
  205. * Initialize L2 as cache.
  206. *
  207. * The newer 8548, etc, parts have twice as much cache, but
  208. * use the same bit-encoding as the older 8555, etc, parts.
  209. *
  210. */
  211. int cpu_init_r(void)
  212. {
  213. #ifdef CONFIG_SYS_LBC_LCRR
  214. volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
  215. #endif
  216. puts ("L2: ");
  217. #if defined(CONFIG_L2_CACHE)
  218. volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
  219. volatile uint cache_ctl;
  220. uint svr, ver;
  221. uint l2srbar;
  222. u32 l2siz_field;
  223. svr = get_svr();
  224. ver = SVR_SOC_VER(svr);
  225. asm("msync;isync");
  226. cache_ctl = l2cache->l2ctl;
  227. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
  228. if (cache_ctl & MPC85xx_L2CTL_L2E) {
  229. /* Clear L2 SRAM memory-mapped base address */
  230. out_be32(&l2cache->l2srbar0, 0x0);
  231. out_be32(&l2cache->l2srbar1, 0x0);
  232. /* set MBECCDIS=0, SBECCDIS=0 */
  233. clrbits_be32(&l2cache->l2errdis,
  234. (MPC85xx_L2ERRDIS_MBECC |
  235. MPC85xx_L2ERRDIS_SBECC));
  236. /* set L2E=0, L2SRAM=0 */
  237. clrbits_be32(&l2cache->l2ctl,
  238. (MPC85xx_L2CTL_L2E |
  239. MPC85xx_L2CTL_L2SRAM_ENTIRE));
  240. }
  241. #endif
  242. l2siz_field = (cache_ctl >> 28) & 0x3;
  243. switch (l2siz_field) {
  244. case 0x0:
  245. printf(" unknown size (0x%08x)\n", cache_ctl);
  246. return -1;
  247. break;
  248. case 0x1:
  249. if (ver == SVR_8540 || ver == SVR_8560 ||
  250. ver == SVR_8541 || ver == SVR_8541_E ||
  251. ver == SVR_8555 || ver == SVR_8555_E) {
  252. puts("128 KB ");
  253. /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
  254. cache_ctl = 0xc4000000;
  255. } else {
  256. puts("256 KB ");
  257. cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
  258. }
  259. break;
  260. case 0x2:
  261. if (ver == SVR_8540 || ver == SVR_8560 ||
  262. ver == SVR_8541 || ver == SVR_8541_E ||
  263. ver == SVR_8555 || ver == SVR_8555_E) {
  264. puts("256 KB ");
  265. /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
  266. cache_ctl = 0xc8000000;
  267. } else {
  268. puts ("512 KB ");
  269. /* set L2E=1, L2I=1, & L2SRAM=0 */
  270. cache_ctl = 0xc0000000;
  271. }
  272. break;
  273. case 0x3:
  274. puts("1024 KB ");
  275. /* set L2E=1, L2I=1, & L2SRAM=0 */
  276. cache_ctl = 0xc0000000;
  277. break;
  278. }
  279. if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
  280. puts("already enabled");
  281. l2srbar = l2cache->l2srbar0;
  282. #ifdef CONFIG_SYS_INIT_L2_ADDR
  283. if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
  284. && l2srbar >= CONFIG_SYS_FLASH_BASE) {
  285. l2srbar = CONFIG_SYS_INIT_L2_ADDR;
  286. l2cache->l2srbar0 = l2srbar;
  287. printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
  288. }
  289. #endif /* CONFIG_SYS_INIT_L2_ADDR */
  290. puts("\n");
  291. } else {
  292. asm("msync;isync");
  293. l2cache->l2ctl = cache_ctl; /* invalidate & enable */
  294. asm("msync;isync");
  295. puts("enabled\n");
  296. }
  297. #elif defined(CONFIG_BACKSIDE_L2_CACHE)
  298. u32 l2cfg0 = mfspr(SPRN_L2CFG0);
  299. /* invalidate the L2 cache */
  300. mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
  301. while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
  302. ;
  303. #ifdef CONFIG_SYS_CACHE_STASHING
  304. /* set stash id to (coreID) * 2 + 32 + L2 (1) */
  305. mtspr(SPRN_L2CSR1, (32 + 1));
  306. #endif
  307. /* enable the cache */
  308. mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
  309. if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
  310. while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
  311. ;
  312. printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
  313. }
  314. #else
  315. puts("disabled\n");
  316. #endif
  317. enable_cpc();
  318. #ifdef CONFIG_QE
  319. uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
  320. qe_init(qe_base);
  321. qe_reset();
  322. #endif
  323. #if defined(CONFIG_SYS_HAS_SERDES)
  324. /* needs to be in ram since code uses global static vars */
  325. fsl_serdes_init();
  326. #endif
  327. #if defined(CONFIG_MP)
  328. setup_mp();
  329. #endif
  330. #ifdef CONFIG_SYS_LBC_LCRR
  331. /*
  332. * Modify the CLKDIV field of LCRR register to improve the writing
  333. * speed for NOR flash.
  334. */
  335. clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
  336. __raw_readl(&lbc->lcrr);
  337. isync();
  338. #endif
  339. return 0;
  340. }
  341. extern void setup_ivors(void);
  342. void arch_preboot_os(void)
  343. {
  344. u32 msr;
  345. /*
  346. * We are changing interrupt offsets and are about to boot the OS so
  347. * we need to make sure we disable all async interrupts. EE is already
  348. * disabled by the time we get called.
  349. */
  350. msr = mfmsr();
  351. msr &= ~(MSR_ME|MSR_CE|MSR_DE);
  352. mtmsr(msr);
  353. setup_ivors();
  354. }
  355. #if defined(CONFIG_CMD_SATA) && defined(CONFIG_FSL_SATA)
  356. int sata_initialize(void)
  357. {
  358. if (is_serdes_configured(SATA1) || is_serdes_configured(SATA2))
  359. return __sata_initialize();
  360. return 1;
  361. }
  362. #endif