ddr.c 1.9 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <i2c.h>
  10. #include <asm/fsl_ddr_sdram.h>
  11. static void
  12. get_spd(ddr2_spd_eeprom_t *spd, unsigned char i2c_address)
  13. {
  14. i2c_read(i2c_address, 0, 1, (uchar *)spd, sizeof(ddr2_spd_eeprom_t));
  15. }
  16. unsigned int fsl_ddr_get_mem_data_rate(void)
  17. {
  18. return get_bus_freq(0);
  19. }
  20. void fsl_ddr_get_spd(ddr2_spd_eeprom_t *ctrl_dimms_spd,
  21. unsigned int ctrl_num)
  22. {
  23. unsigned int i;
  24. unsigned int i2c_address = 0;
  25. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  26. if (ctrl_num == 0 && i == 0) {
  27. i2c_address = SPD_EEPROM_ADDRESS1;
  28. }
  29. if (ctrl_num == 0 && i == 1) {
  30. i2c_address = SPD_EEPROM_ADDRESS2;
  31. }
  32. if (ctrl_num == 1 && i == 0) {
  33. i2c_address = SPD_EEPROM_ADDRESS3;
  34. }
  35. if (ctrl_num == 1 && i == 1) {
  36. i2c_address = SPD_EEPROM_ADDRESS4;
  37. }
  38. get_spd(&(ctrl_dimms_spd[i]), i2c_address);
  39. }
  40. }
  41. void fsl_ddr_board_options(memctl_options_t *popts, unsigned int ctrl_num)
  42. {
  43. /*
  44. * Factors to consider for clock adjust:
  45. * - number of chips on bus
  46. * - position of slot
  47. * - DDR1 vs. DDR2?
  48. * - ???
  49. *
  50. * This needs to be determined on a board-by-board basis.
  51. * 0110 3/4 cycle late
  52. * 0111 7/8 cycle late
  53. */
  54. popts->clk_adjust = 7;
  55. /*
  56. * Factors to consider for CPO:
  57. * - frequency
  58. * - ddr1 vs. ddr2
  59. */
  60. popts->cpo_override = 10;
  61. /*
  62. * Factors to consider for write data delay:
  63. * - number of DIMMs
  64. *
  65. * 1 = 1/4 clock delay
  66. * 2 = 1/2 clock delay
  67. * 3 = 3/4 clock delay
  68. * 4 = 1 clock delay
  69. * 5 = 5/4 clock delay
  70. * 6 = 3/2 clock delay
  71. */
  72. popts->write_data_delay = 3;
  73. /*
  74. * Factors to consider for half-strength driver enable:
  75. * - number of DIMMs installed
  76. */
  77. popts->half_strength_driver_enable = 0;
  78. }