uec.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation; either version 2 of
  9. * the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  19. * MA 02111-1307 USA
  20. */
  21. #include "common.h"
  22. #include "net.h"
  23. #include "malloc.h"
  24. #include "asm/errno.h"
  25. #include "asm/io.h"
  26. #include "asm/immap_qe.h"
  27. #include "qe.h"
  28. #include "uccf.h"
  29. #include "uec.h"
  30. #include "uec_phy.h"
  31. #if defined(CONFIG_QE)
  32. #ifdef CONFIG_UEC_ETH1
  33. static uec_info_t eth1_uec_info = {
  34. .uf_info = {
  35. .ucc_num = CFG_UEC1_UCC_NUM,
  36. .rx_clock = CFG_UEC1_RX_CLK,
  37. .tx_clock = CFG_UEC1_TX_CLK,
  38. .eth_type = CFG_UEC1_ETH_TYPE,
  39. },
  40. #if (CFG_UEC1_ETH_TYPE == FAST_ETH)
  41. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  42. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  43. #else
  44. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  45. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  46. #endif
  47. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  48. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  49. .tx_bd_ring_len = 16,
  50. .rx_bd_ring_len = 16,
  51. .phy_address = CFG_UEC1_PHY_ADDR,
  52. .enet_interface = CFG_UEC1_INTERFACE_MODE,
  53. };
  54. #endif
  55. #ifdef CONFIG_UEC_ETH2
  56. static uec_info_t eth2_uec_info = {
  57. .uf_info = {
  58. .ucc_num = CFG_UEC2_UCC_NUM,
  59. .rx_clock = CFG_UEC2_RX_CLK,
  60. .tx_clock = CFG_UEC2_TX_CLK,
  61. .eth_type = CFG_UEC2_ETH_TYPE,
  62. },
  63. #if (CFG_UEC2_ETH_TYPE == FAST_ETH)
  64. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  65. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  66. #else
  67. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  68. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  69. #endif
  70. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  71. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  72. .tx_bd_ring_len = 16,
  73. .rx_bd_ring_len = 16,
  74. .phy_address = CFG_UEC2_PHY_ADDR,
  75. .enet_interface = CFG_UEC2_INTERFACE_MODE,
  76. };
  77. #endif
  78. #ifdef CONFIG_UEC_ETH3
  79. static uec_info_t eth3_uec_info = {
  80. .uf_info = {
  81. .ucc_num = CFG_UEC3_UCC_NUM,
  82. .rx_clock = CFG_UEC3_RX_CLK,
  83. .tx_clock = CFG_UEC3_TX_CLK,
  84. .eth_type = CFG_UEC3_ETH_TYPE,
  85. },
  86. #if (CFG_UEC3_ETH_TYPE == FAST_ETH)
  87. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  88. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  89. #else
  90. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  91. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  92. #endif
  93. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  94. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  95. .tx_bd_ring_len = 16,
  96. .rx_bd_ring_len = 16,
  97. .phy_address = CFG_UEC3_PHY_ADDR,
  98. .enet_interface = CFG_UEC3_INTERFACE_MODE,
  99. };
  100. #endif
  101. #ifdef CONFIG_UEC_ETH4
  102. static uec_info_t eth4_uec_info = {
  103. .uf_info = {
  104. .ucc_num = CFG_UEC4_UCC_NUM,
  105. .rx_clock = CFG_UEC4_RX_CLK,
  106. .tx_clock = CFG_UEC4_TX_CLK,
  107. .eth_type = CFG_UEC4_ETH_TYPE,
  108. },
  109. #if (CFG_UEC4_ETH_TYPE == FAST_ETH)
  110. .num_threads_tx = UEC_NUM_OF_THREADS_1,
  111. .num_threads_rx = UEC_NUM_OF_THREADS_1,
  112. #else
  113. .num_threads_tx = UEC_NUM_OF_THREADS_4,
  114. .num_threads_rx = UEC_NUM_OF_THREADS_4,
  115. #endif
  116. .riscTx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  117. .riscRx = QE_RISC_ALLOCATION_RISC1_AND_RISC2,
  118. .tx_bd_ring_len = 16,
  119. .rx_bd_ring_len = 16,
  120. .phy_address = CFG_UEC4_PHY_ADDR,
  121. .enet_interface = CFG_UEC4_INTERFACE_MODE,
  122. };
  123. #endif
  124. static int uec_mac_enable(uec_private_t *uec, comm_dir_e mode)
  125. {
  126. uec_t *uec_regs;
  127. u32 maccfg1;
  128. if (!uec) {
  129. printf("%s: uec not initial\n", __FUNCTION__);
  130. return -EINVAL;
  131. }
  132. uec_regs = uec->uec_regs;
  133. maccfg1 = in_be32(&uec_regs->maccfg1);
  134. if (mode & COMM_DIR_TX) {
  135. maccfg1 |= MACCFG1_ENABLE_TX;
  136. out_be32(&uec_regs->maccfg1, maccfg1);
  137. uec->mac_tx_enabled = 1;
  138. }
  139. if (mode & COMM_DIR_RX) {
  140. maccfg1 |= MACCFG1_ENABLE_RX;
  141. out_be32(&uec_regs->maccfg1, maccfg1);
  142. uec->mac_rx_enabled = 1;
  143. }
  144. return 0;
  145. }
  146. static int uec_mac_disable(uec_private_t *uec, comm_dir_e mode)
  147. {
  148. uec_t *uec_regs;
  149. u32 maccfg1;
  150. if (!uec) {
  151. printf("%s: uec not initial\n", __FUNCTION__);
  152. return -EINVAL;
  153. }
  154. uec_regs = uec->uec_regs;
  155. maccfg1 = in_be32(&uec_regs->maccfg1);
  156. if (mode & COMM_DIR_TX) {
  157. maccfg1 &= ~MACCFG1_ENABLE_TX;
  158. out_be32(&uec_regs->maccfg1, maccfg1);
  159. uec->mac_tx_enabled = 0;
  160. }
  161. if (mode & COMM_DIR_RX) {
  162. maccfg1 &= ~MACCFG1_ENABLE_RX;
  163. out_be32(&uec_regs->maccfg1, maccfg1);
  164. uec->mac_rx_enabled = 0;
  165. }
  166. return 0;
  167. }
  168. static int uec_graceful_stop_tx(uec_private_t *uec)
  169. {
  170. ucc_fast_t *uf_regs;
  171. u32 cecr_subblock;
  172. u32 ucce;
  173. if (!uec || !uec->uccf) {
  174. printf("%s: No handle passed.\n", __FUNCTION__);
  175. return -EINVAL;
  176. }
  177. uf_regs = uec->uccf->uf_regs;
  178. /* Clear the grace stop event */
  179. out_be32(&uf_regs->ucce, UCCE_GRA);
  180. /* Issue host command */
  181. cecr_subblock =
  182. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  183. qe_issue_cmd(QE_GRACEFUL_STOP_TX, cecr_subblock,
  184. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  185. /* Wait for command to complete */
  186. do {
  187. ucce = in_be32(&uf_regs->ucce);
  188. } while (! (ucce & UCCE_GRA));
  189. uec->grace_stopped_tx = 1;
  190. return 0;
  191. }
  192. static int uec_graceful_stop_rx(uec_private_t *uec)
  193. {
  194. u32 cecr_subblock;
  195. u8 ack;
  196. if (!uec) {
  197. printf("%s: No handle passed.\n", __FUNCTION__);
  198. return -EINVAL;
  199. }
  200. if (!uec->p_rx_glbl_pram) {
  201. printf("%s: No init rx global parameter\n", __FUNCTION__);
  202. return -EINVAL;
  203. }
  204. /* Clear acknowledge bit */
  205. ack = uec->p_rx_glbl_pram->rxgstpack;
  206. ack &= ~GRACEFUL_STOP_ACKNOWLEDGE_RX;
  207. uec->p_rx_glbl_pram->rxgstpack = ack;
  208. /* Keep issuing cmd and checking ack bit until it is asserted */
  209. do {
  210. /* Issue host command */
  211. cecr_subblock =
  212. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  213. qe_issue_cmd(QE_GRACEFUL_STOP_RX, cecr_subblock,
  214. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  215. ack = uec->p_rx_glbl_pram->rxgstpack;
  216. } while (! (ack & GRACEFUL_STOP_ACKNOWLEDGE_RX ));
  217. uec->grace_stopped_rx = 1;
  218. return 0;
  219. }
  220. static int uec_restart_tx(uec_private_t *uec)
  221. {
  222. u32 cecr_subblock;
  223. if (!uec || !uec->uec_info) {
  224. printf("%s: No handle passed.\n", __FUNCTION__);
  225. return -EINVAL;
  226. }
  227. cecr_subblock =
  228. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  229. qe_issue_cmd(QE_RESTART_TX, cecr_subblock,
  230. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  231. uec->grace_stopped_tx = 0;
  232. return 0;
  233. }
  234. static int uec_restart_rx(uec_private_t *uec)
  235. {
  236. u32 cecr_subblock;
  237. if (!uec || !uec->uec_info) {
  238. printf("%s: No handle passed.\n", __FUNCTION__);
  239. return -EINVAL;
  240. }
  241. cecr_subblock =
  242. ucc_fast_get_qe_cr_subblock(uec->uec_info->uf_info.ucc_num);
  243. qe_issue_cmd(QE_RESTART_RX, cecr_subblock,
  244. (u8)QE_CR_PROTOCOL_ETHERNET, 0);
  245. uec->grace_stopped_rx = 0;
  246. return 0;
  247. }
  248. static int uec_open(uec_private_t *uec, comm_dir_e mode)
  249. {
  250. ucc_fast_private_t *uccf;
  251. if (!uec || !uec->uccf) {
  252. printf("%s: No handle passed.\n", __FUNCTION__);
  253. return -EINVAL;
  254. }
  255. uccf = uec->uccf;
  256. /* check if the UCC number is in range. */
  257. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  258. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  259. return -EINVAL;
  260. }
  261. /* Enable MAC */
  262. uec_mac_enable(uec, mode);
  263. /* Enable UCC fast */
  264. ucc_fast_enable(uccf, mode);
  265. /* RISC microcode start */
  266. if ((mode & COMM_DIR_TX) && uec->grace_stopped_tx) {
  267. uec_restart_tx(uec);
  268. }
  269. if ((mode & COMM_DIR_RX) && uec->grace_stopped_rx) {
  270. uec_restart_rx(uec);
  271. }
  272. return 0;
  273. }
  274. static int uec_stop(uec_private_t *uec, comm_dir_e mode)
  275. {
  276. ucc_fast_private_t *uccf;
  277. if (!uec || !uec->uccf) {
  278. printf("%s: No handle passed.\n", __FUNCTION__);
  279. return -EINVAL;
  280. }
  281. uccf = uec->uccf;
  282. /* check if the UCC number is in range. */
  283. if (uec->uec_info->uf_info.ucc_num >= UCC_MAX_NUM) {
  284. printf("%s: ucc_num out of range.\n", __FUNCTION__);
  285. return -EINVAL;
  286. }
  287. /* Stop any transmissions */
  288. if ((mode & COMM_DIR_TX) && !uec->grace_stopped_tx) {
  289. uec_graceful_stop_tx(uec);
  290. }
  291. /* Stop any receptions */
  292. if ((mode & COMM_DIR_RX) && !uec->grace_stopped_rx) {
  293. uec_graceful_stop_rx(uec);
  294. }
  295. /* Disable the UCC fast */
  296. ucc_fast_disable(uec->uccf, mode);
  297. /* Disable the MAC */
  298. uec_mac_disable(uec, mode);
  299. return 0;
  300. }
  301. static int uec_set_mac_duplex(uec_private_t *uec, int duplex)
  302. {
  303. uec_t *uec_regs;
  304. u32 maccfg2;
  305. if (!uec) {
  306. printf("%s: uec not initial\n", __FUNCTION__);
  307. return -EINVAL;
  308. }
  309. uec_regs = uec->uec_regs;
  310. if (duplex == DUPLEX_HALF) {
  311. maccfg2 = in_be32(&uec_regs->maccfg2);
  312. maccfg2 &= ~MACCFG2_FDX;
  313. out_be32(&uec_regs->maccfg2, maccfg2);
  314. }
  315. if (duplex == DUPLEX_FULL) {
  316. maccfg2 = in_be32(&uec_regs->maccfg2);
  317. maccfg2 |= MACCFG2_FDX;
  318. out_be32(&uec_regs->maccfg2, maccfg2);
  319. }
  320. return 0;
  321. }
  322. static int uec_set_mac_if_mode(uec_private_t *uec, enet_interface_e if_mode)
  323. {
  324. enet_interface_e enet_if_mode;
  325. uec_info_t *uec_info;
  326. uec_t *uec_regs;
  327. u32 upsmr;
  328. u32 maccfg2;
  329. if (!uec) {
  330. printf("%s: uec not initial\n", __FUNCTION__);
  331. return -EINVAL;
  332. }
  333. uec_info = uec->uec_info;
  334. uec_regs = uec->uec_regs;
  335. enet_if_mode = if_mode;
  336. maccfg2 = in_be32(&uec_regs->maccfg2);
  337. maccfg2 &= ~MACCFG2_INTERFACE_MODE_MASK;
  338. upsmr = in_be32(&uec->uccf->uf_regs->upsmr);
  339. upsmr &= ~(UPSMR_RPM | UPSMR_TBIM | UPSMR_R10M | UPSMR_RMM);
  340. switch (enet_if_mode) {
  341. case ENET_100_MII:
  342. case ENET_10_MII:
  343. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  344. break;
  345. case ENET_1000_GMII:
  346. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  347. break;
  348. case ENET_1000_TBI:
  349. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  350. upsmr |= UPSMR_TBIM;
  351. break;
  352. case ENET_1000_RTBI:
  353. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  354. upsmr |= (UPSMR_RPM | UPSMR_TBIM);
  355. break;
  356. case ENET_1000_RGMII_RXID:
  357. case ENET_1000_RGMII:
  358. maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;
  359. upsmr |= UPSMR_RPM;
  360. break;
  361. case ENET_100_RGMII:
  362. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  363. upsmr |= UPSMR_RPM;
  364. break;
  365. case ENET_10_RGMII:
  366. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  367. upsmr |= (UPSMR_RPM | UPSMR_R10M);
  368. break;
  369. case ENET_100_RMII:
  370. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  371. upsmr |= UPSMR_RMM;
  372. break;
  373. case ENET_10_RMII:
  374. maccfg2 |= MACCFG2_INTERFACE_MODE_NIBBLE;
  375. upsmr |= (UPSMR_R10M | UPSMR_RMM);
  376. break;
  377. default:
  378. return -EINVAL;
  379. break;
  380. }
  381. out_be32(&uec_regs->maccfg2, maccfg2);
  382. out_be32(&uec->uccf->uf_regs->upsmr, upsmr);
  383. return 0;
  384. }
  385. static int init_mii_management_configuration(uec_mii_t *uec_mii_regs)
  386. {
  387. uint timeout = 0x1000;
  388. u32 miimcfg = 0;
  389. miimcfg = in_be32(&uec_mii_regs->miimcfg);
  390. miimcfg |= MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE;
  391. out_be32(&uec_mii_regs->miimcfg, miimcfg);
  392. /* Wait until the bus is free */
  393. while ((in_be32(&uec_mii_regs->miimcfg) & MIIMIND_BUSY) && timeout--);
  394. if (timeout <= 0) {
  395. printf("%s: The MII Bus is stuck!", __FUNCTION__);
  396. return -ETIMEDOUT;
  397. }
  398. return 0;
  399. }
  400. static int init_phy(struct eth_device *dev)
  401. {
  402. uec_private_t *uec;
  403. uec_mii_t *umii_regs;
  404. struct uec_mii_info *mii_info;
  405. struct phy_info *curphy;
  406. int err;
  407. uec = (uec_private_t *)dev->priv;
  408. umii_regs = uec->uec_mii_regs;
  409. uec->oldlink = 0;
  410. uec->oldspeed = 0;
  411. uec->oldduplex = -1;
  412. mii_info = malloc(sizeof(*mii_info));
  413. if (!mii_info) {
  414. printf("%s: Could not allocate mii_info", dev->name);
  415. return -ENOMEM;
  416. }
  417. memset(mii_info, 0, sizeof(*mii_info));
  418. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  419. mii_info->speed = SPEED_1000;
  420. } else {
  421. mii_info->speed = SPEED_100;
  422. }
  423. mii_info->duplex = DUPLEX_FULL;
  424. mii_info->pause = 0;
  425. mii_info->link = 1;
  426. mii_info->advertising = (ADVERTISED_10baseT_Half |
  427. ADVERTISED_10baseT_Full |
  428. ADVERTISED_100baseT_Half |
  429. ADVERTISED_100baseT_Full |
  430. ADVERTISED_1000baseT_Full);
  431. mii_info->autoneg = 1;
  432. mii_info->mii_id = uec->uec_info->phy_address;
  433. mii_info->dev = dev;
  434. mii_info->mdio_read = &uec_read_phy_reg;
  435. mii_info->mdio_write = &uec_write_phy_reg;
  436. uec->mii_info = mii_info;
  437. qe_set_mii_clk_src(uec->uec_info->uf_info.ucc_num);
  438. if (init_mii_management_configuration(umii_regs)) {
  439. printf("%s: The MII Bus is stuck!", dev->name);
  440. err = -1;
  441. goto bus_fail;
  442. }
  443. /* get info for this PHY */
  444. curphy = uec_get_phy_info(uec->mii_info);
  445. if (!curphy) {
  446. printf("%s: No PHY found", dev->name);
  447. err = -1;
  448. goto no_phy;
  449. }
  450. mii_info->phyinfo = curphy;
  451. /* Run the commands which initialize the PHY */
  452. if (curphy->init) {
  453. err = curphy->init(uec->mii_info);
  454. if (err)
  455. goto phy_init_fail;
  456. }
  457. return 0;
  458. phy_init_fail:
  459. no_phy:
  460. bus_fail:
  461. free(mii_info);
  462. return err;
  463. }
  464. static void adjust_link(struct eth_device *dev)
  465. {
  466. uec_private_t *uec = (uec_private_t *)dev->priv;
  467. uec_t *uec_regs;
  468. struct uec_mii_info *mii_info = uec->mii_info;
  469. extern void change_phy_interface_mode(struct eth_device *dev,
  470. enet_interface_e mode);
  471. uec_regs = uec->uec_regs;
  472. if (mii_info->link) {
  473. /* Now we make sure that we can be in full duplex mode.
  474. * If not, we operate in half-duplex mode. */
  475. if (mii_info->duplex != uec->oldduplex) {
  476. if (!(mii_info->duplex)) {
  477. uec_set_mac_duplex(uec, DUPLEX_HALF);
  478. printf("%s: Half Duplex\n", dev->name);
  479. } else {
  480. uec_set_mac_duplex(uec, DUPLEX_FULL);
  481. printf("%s: Full Duplex\n", dev->name);
  482. }
  483. uec->oldduplex = mii_info->duplex;
  484. }
  485. if (mii_info->speed != uec->oldspeed) {
  486. if (uec->uec_info->uf_info.eth_type == GIGA_ETH) {
  487. switch (mii_info->speed) {
  488. case 1000:
  489. break;
  490. case 100:
  491. printf ("switching to rgmii 100\n");
  492. /* change phy to rgmii 100 */
  493. change_phy_interface_mode(dev,
  494. ENET_100_RGMII);
  495. /* change the MAC interface mode */
  496. uec_set_mac_if_mode(uec,ENET_100_RGMII);
  497. break;
  498. case 10:
  499. printf ("switching to rgmii 10\n");
  500. /* change phy to rgmii 10 */
  501. change_phy_interface_mode(dev,
  502. ENET_10_RGMII);
  503. /* change the MAC interface mode */
  504. uec_set_mac_if_mode(uec,ENET_10_RGMII);
  505. break;
  506. default:
  507. printf("%s: Ack,Speed(%d)is illegal\n",
  508. dev->name, mii_info->speed);
  509. break;
  510. }
  511. }
  512. printf("%s: Speed %dBT\n", dev->name, mii_info->speed);
  513. uec->oldspeed = mii_info->speed;
  514. }
  515. if (!uec->oldlink) {
  516. printf("%s: Link is up\n", dev->name);
  517. uec->oldlink = 1;
  518. }
  519. } else { /* if (mii_info->link) */
  520. if (uec->oldlink) {
  521. printf("%s: Link is down\n", dev->name);
  522. uec->oldlink = 0;
  523. uec->oldspeed = 0;
  524. uec->oldduplex = -1;
  525. }
  526. }
  527. }
  528. static void phy_change(struct eth_device *dev)
  529. {
  530. uec_private_t *uec = (uec_private_t *)dev->priv;
  531. /* Update the link, speed, duplex */
  532. uec->mii_info->phyinfo->read_status(uec->mii_info);
  533. /* Adjust the interface according to speed */
  534. adjust_link(dev);
  535. }
  536. static int uec_set_mac_address(uec_private_t *uec, u8 *mac_addr)
  537. {
  538. uec_t *uec_regs;
  539. u32 mac_addr1;
  540. u32 mac_addr2;
  541. if (!uec) {
  542. printf("%s: uec not initial\n", __FUNCTION__);
  543. return -EINVAL;
  544. }
  545. uec_regs = uec->uec_regs;
  546. /* if a station address of 0x12345678ABCD, perform a write to
  547. MACSTNADDR1 of 0xCDAB7856,
  548. MACSTNADDR2 of 0x34120000 */
  549. mac_addr1 = (mac_addr[5] << 24) | (mac_addr[4] << 16) | \
  550. (mac_addr[3] << 8) | (mac_addr[2]);
  551. out_be32(&uec_regs->macstnaddr1, mac_addr1);
  552. mac_addr2 = ((mac_addr[1] << 24) | (mac_addr[0] << 16)) & 0xffff0000;
  553. out_be32(&uec_regs->macstnaddr2, mac_addr2);
  554. return 0;
  555. }
  556. static int uec_convert_threads_num(uec_num_of_threads_e threads_num,
  557. int *threads_num_ret)
  558. {
  559. int num_threads_numerica;
  560. switch (threads_num) {
  561. case UEC_NUM_OF_THREADS_1:
  562. num_threads_numerica = 1;
  563. break;
  564. case UEC_NUM_OF_THREADS_2:
  565. num_threads_numerica = 2;
  566. break;
  567. case UEC_NUM_OF_THREADS_4:
  568. num_threads_numerica = 4;
  569. break;
  570. case UEC_NUM_OF_THREADS_6:
  571. num_threads_numerica = 6;
  572. break;
  573. case UEC_NUM_OF_THREADS_8:
  574. num_threads_numerica = 8;
  575. break;
  576. default:
  577. printf("%s: Bad number of threads value.",
  578. __FUNCTION__);
  579. return -EINVAL;
  580. }
  581. *threads_num_ret = num_threads_numerica;
  582. return 0;
  583. }
  584. static void uec_init_tx_parameter(uec_private_t *uec, int num_threads_tx)
  585. {
  586. uec_info_t *uec_info;
  587. u32 end_bd;
  588. u8 bmrx = 0;
  589. int i;
  590. uec_info = uec->uec_info;
  591. /* Alloc global Tx parameter RAM page */
  592. uec->tx_glbl_pram_offset = qe_muram_alloc(
  593. sizeof(uec_tx_global_pram_t),
  594. UEC_TX_GLOBAL_PRAM_ALIGNMENT);
  595. uec->p_tx_glbl_pram = (uec_tx_global_pram_t *)
  596. qe_muram_addr(uec->tx_glbl_pram_offset);
  597. /* Zero the global Tx prameter RAM */
  598. memset(uec->p_tx_glbl_pram, 0, sizeof(uec_tx_global_pram_t));
  599. /* Init global Tx parameter RAM */
  600. /* TEMODER, RMON statistics disable, one Tx queue */
  601. out_be16(&uec->p_tx_glbl_pram->temoder, TEMODER_INIT_VALUE);
  602. /* SQPTR */
  603. uec->send_q_mem_reg_offset = qe_muram_alloc(
  604. sizeof(uec_send_queue_qd_t),
  605. UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT);
  606. uec->p_send_q_mem_reg = (uec_send_queue_mem_region_t *)
  607. qe_muram_addr(uec->send_q_mem_reg_offset);
  608. out_be32(&uec->p_tx_glbl_pram->sqptr, uec->send_q_mem_reg_offset);
  609. /* Setup the table with TxBDs ring */
  610. end_bd = (u32)uec->p_tx_bd_ring + (uec_info->tx_bd_ring_len - 1)
  611. * SIZEOFBD;
  612. out_be32(&uec->p_send_q_mem_reg->sqqd[0].bd_ring_base,
  613. (u32)(uec->p_tx_bd_ring));
  614. out_be32(&uec->p_send_q_mem_reg->sqqd[0].last_bd_completed_address,
  615. end_bd);
  616. /* Scheduler Base Pointer, we have only one Tx queue, no need it */
  617. out_be32(&uec->p_tx_glbl_pram->schedulerbasepointer, 0);
  618. /* TxRMON Base Pointer, TxRMON disable, we don't need it */
  619. out_be32(&uec->p_tx_glbl_pram->txrmonbaseptr, 0);
  620. /* TSTATE, global snooping, big endian, the CSB bus selected */
  621. bmrx = BMR_INIT_VALUE;
  622. out_be32(&uec->p_tx_glbl_pram->tstate, ((u32)(bmrx) << BMR_SHIFT));
  623. /* IPH_Offset */
  624. for (i = 0; i < MAX_IPH_OFFSET_ENTRY; i++) {
  625. out_8(&uec->p_tx_glbl_pram->iphoffset[i], 0);
  626. }
  627. /* VTAG table */
  628. for (i = 0; i < UEC_TX_VTAG_TABLE_ENTRY_MAX; i++) {
  629. out_be32(&uec->p_tx_glbl_pram->vtagtable[i], 0);
  630. }
  631. /* TQPTR */
  632. uec->thread_dat_tx_offset = qe_muram_alloc(
  633. num_threads_tx * sizeof(uec_thread_data_tx_t) +
  634. 32 *(num_threads_tx == 1), UEC_THREAD_DATA_ALIGNMENT);
  635. uec->p_thread_data_tx = (uec_thread_data_tx_t *)
  636. qe_muram_addr(uec->thread_dat_tx_offset);
  637. out_be32(&uec->p_tx_glbl_pram->tqptr, uec->thread_dat_tx_offset);
  638. }
  639. static void uec_init_rx_parameter(uec_private_t *uec, int num_threads_rx)
  640. {
  641. u8 bmrx = 0;
  642. int i;
  643. uec_82xx_address_filtering_pram_t *p_af_pram;
  644. /* Allocate global Rx parameter RAM page */
  645. uec->rx_glbl_pram_offset = qe_muram_alloc(
  646. sizeof(uec_rx_global_pram_t), UEC_RX_GLOBAL_PRAM_ALIGNMENT);
  647. uec->p_rx_glbl_pram = (uec_rx_global_pram_t *)
  648. qe_muram_addr(uec->rx_glbl_pram_offset);
  649. /* Zero Global Rx parameter RAM */
  650. memset(uec->p_rx_glbl_pram, 0, sizeof(uec_rx_global_pram_t));
  651. /* Init global Rx parameter RAM */
  652. /* REMODER, Extended feature mode disable, VLAN disable,
  653. LossLess flow control disable, Receive firmware statisic disable,
  654. Extended address parsing mode disable, One Rx queues,
  655. Dynamic maximum/minimum frame length disable, IP checksum check
  656. disable, IP address alignment disable
  657. */
  658. out_be32(&uec->p_rx_glbl_pram->remoder, REMODER_INIT_VALUE);
  659. /* RQPTR */
  660. uec->thread_dat_rx_offset = qe_muram_alloc(
  661. num_threads_rx * sizeof(uec_thread_data_rx_t),
  662. UEC_THREAD_DATA_ALIGNMENT);
  663. uec->p_thread_data_rx = (uec_thread_data_rx_t *)
  664. qe_muram_addr(uec->thread_dat_rx_offset);
  665. out_be32(&uec->p_rx_glbl_pram->rqptr, uec->thread_dat_rx_offset);
  666. /* Type_or_Len */
  667. out_be16(&uec->p_rx_glbl_pram->typeorlen, 3072);
  668. /* RxRMON base pointer, we don't need it */
  669. out_be32(&uec->p_rx_glbl_pram->rxrmonbaseptr, 0);
  670. /* IntCoalescingPTR, we don't need it, no interrupt */
  671. out_be32(&uec->p_rx_glbl_pram->intcoalescingptr, 0);
  672. /* RSTATE, global snooping, big endian, the CSB bus selected */
  673. bmrx = BMR_INIT_VALUE;
  674. out_8(&uec->p_rx_glbl_pram->rstate, bmrx);
  675. /* MRBLR */
  676. out_be16(&uec->p_rx_glbl_pram->mrblr, MAX_RXBUF_LEN);
  677. /* RBDQPTR */
  678. uec->rx_bd_qs_tbl_offset = qe_muram_alloc(
  679. sizeof(uec_rx_bd_queues_entry_t) + \
  680. sizeof(uec_rx_prefetched_bds_t),
  681. UEC_RX_BD_QUEUES_ALIGNMENT);
  682. uec->p_rx_bd_qs_tbl = (uec_rx_bd_queues_entry_t *)
  683. qe_muram_addr(uec->rx_bd_qs_tbl_offset);
  684. /* Zero it */
  685. memset(uec->p_rx_bd_qs_tbl, 0, sizeof(uec_rx_bd_queues_entry_t) + \
  686. sizeof(uec_rx_prefetched_bds_t));
  687. out_be32(&uec->p_rx_glbl_pram->rbdqptr, uec->rx_bd_qs_tbl_offset);
  688. out_be32(&uec->p_rx_bd_qs_tbl->externalbdbaseptr,
  689. (u32)uec->p_rx_bd_ring);
  690. /* MFLR */
  691. out_be16(&uec->p_rx_glbl_pram->mflr, MAX_FRAME_LEN);
  692. /* MINFLR */
  693. out_be16(&uec->p_rx_glbl_pram->minflr, MIN_FRAME_LEN);
  694. /* MAXD1 */
  695. out_be16(&uec->p_rx_glbl_pram->maxd1, MAX_DMA1_LEN);
  696. /* MAXD2 */
  697. out_be16(&uec->p_rx_glbl_pram->maxd2, MAX_DMA2_LEN);
  698. /* ECAM_PTR */
  699. out_be32(&uec->p_rx_glbl_pram->ecamptr, 0);
  700. /* L2QT */
  701. out_be32(&uec->p_rx_glbl_pram->l2qt, 0);
  702. /* L3QT */
  703. for (i = 0; i < 8; i++) {
  704. out_be32(&uec->p_rx_glbl_pram->l3qt[i], 0);
  705. }
  706. /* VLAN_TYPE */
  707. out_be16(&uec->p_rx_glbl_pram->vlantype, 0x8100);
  708. /* TCI */
  709. out_be16(&uec->p_rx_glbl_pram->vlantci, 0);
  710. /* Clear PQ2 style address filtering hash table */
  711. p_af_pram = (uec_82xx_address_filtering_pram_t *) \
  712. uec->p_rx_glbl_pram->addressfiltering;
  713. p_af_pram->iaddr_h = 0;
  714. p_af_pram->iaddr_l = 0;
  715. p_af_pram->gaddr_h = 0;
  716. p_af_pram->gaddr_l = 0;
  717. }
  718. static int uec_issue_init_enet_rxtx_cmd(uec_private_t *uec,
  719. int thread_tx, int thread_rx)
  720. {
  721. uec_init_cmd_pram_t *p_init_enet_param;
  722. u32 init_enet_param_offset;
  723. uec_info_t *uec_info;
  724. int i;
  725. int snum;
  726. u32 init_enet_offset;
  727. u32 entry_val;
  728. u32 command;
  729. u32 cecr_subblock;
  730. uec_info = uec->uec_info;
  731. /* Allocate init enet command parameter */
  732. uec->init_enet_param_offset = qe_muram_alloc(
  733. sizeof(uec_init_cmd_pram_t), 4);
  734. init_enet_param_offset = uec->init_enet_param_offset;
  735. uec->p_init_enet_param = (uec_init_cmd_pram_t *)
  736. qe_muram_addr(uec->init_enet_param_offset);
  737. /* Zero init enet command struct */
  738. memset((void *)uec->p_init_enet_param, 0, sizeof(uec_init_cmd_pram_t));
  739. /* Init the command struct */
  740. p_init_enet_param = uec->p_init_enet_param;
  741. p_init_enet_param->resinit0 = ENET_INIT_PARAM_MAGIC_RES_INIT0;
  742. p_init_enet_param->resinit1 = ENET_INIT_PARAM_MAGIC_RES_INIT1;
  743. p_init_enet_param->resinit2 = ENET_INIT_PARAM_MAGIC_RES_INIT2;
  744. p_init_enet_param->resinit3 = ENET_INIT_PARAM_MAGIC_RES_INIT3;
  745. p_init_enet_param->resinit4 = ENET_INIT_PARAM_MAGIC_RES_INIT4;
  746. p_init_enet_param->largestexternallookupkeysize = 0;
  747. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_rx)
  748. << ENET_INIT_PARAM_RGF_SHIFT;
  749. p_init_enet_param->rgftgfrxglobal |= ((u32)uec_info->num_threads_tx)
  750. << ENET_INIT_PARAM_TGF_SHIFT;
  751. /* Init Rx global parameter pointer */
  752. p_init_enet_param->rgftgfrxglobal |= uec->rx_glbl_pram_offset |
  753. (u32)uec_info->riscRx;
  754. /* Init Rx threads */
  755. for (i = 0; i < (thread_rx + 1); i++) {
  756. if ((snum = qe_get_snum()) < 0) {
  757. printf("%s can not get snum\n", __FUNCTION__);
  758. return -ENOMEM;
  759. }
  760. if (i==0) {
  761. init_enet_offset = 0;
  762. } else {
  763. init_enet_offset = qe_muram_alloc(
  764. sizeof(uec_thread_rx_pram_t),
  765. UEC_THREAD_RX_PRAM_ALIGNMENT);
  766. }
  767. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  768. init_enet_offset | (u32)uec_info->riscRx;
  769. p_init_enet_param->rxthread[i] = entry_val;
  770. }
  771. /* Init Tx global parameter pointer */
  772. p_init_enet_param->txglobal = uec->tx_glbl_pram_offset |
  773. (u32)uec_info->riscTx;
  774. /* Init Tx threads */
  775. for (i = 0; i < thread_tx; i++) {
  776. if ((snum = qe_get_snum()) < 0) {
  777. printf("%s can not get snum\n", __FUNCTION__);
  778. return -ENOMEM;
  779. }
  780. init_enet_offset = qe_muram_alloc(sizeof(uec_thread_tx_pram_t),
  781. UEC_THREAD_TX_PRAM_ALIGNMENT);
  782. entry_val = ((u32)snum << ENET_INIT_PARAM_SNUM_SHIFT) |
  783. init_enet_offset | (u32)uec_info->riscTx;
  784. p_init_enet_param->txthread[i] = entry_val;
  785. }
  786. __asm__ __volatile__("sync");
  787. /* Issue QE command */
  788. command = QE_INIT_TX_RX;
  789. cecr_subblock = ucc_fast_get_qe_cr_subblock(
  790. uec->uec_info->uf_info.ucc_num);
  791. qe_issue_cmd(command, cecr_subblock, (u8) QE_CR_PROTOCOL_ETHERNET,
  792. init_enet_param_offset);
  793. return 0;
  794. }
  795. static int uec_startup(uec_private_t *uec)
  796. {
  797. uec_info_t *uec_info;
  798. ucc_fast_info_t *uf_info;
  799. ucc_fast_private_t *uccf;
  800. ucc_fast_t *uf_regs;
  801. uec_t *uec_regs;
  802. int num_threads_tx;
  803. int num_threads_rx;
  804. u32 utbipar;
  805. enet_interface_e enet_interface;
  806. u32 length;
  807. u32 align;
  808. qe_bd_t *bd;
  809. u8 *buf;
  810. int i;
  811. if (!uec || !uec->uec_info) {
  812. printf("%s: uec or uec_info not initial\n", __FUNCTION__);
  813. return -EINVAL;
  814. }
  815. uec_info = uec->uec_info;
  816. uf_info = &(uec_info->uf_info);
  817. /* Check if Rx BD ring len is illegal */
  818. if ((uec_info->rx_bd_ring_len < UEC_RX_BD_RING_SIZE_MIN) || \
  819. (uec_info->rx_bd_ring_len % UEC_RX_BD_RING_SIZE_ALIGNMENT)) {
  820. printf("%s: Rx BD ring len must be multiple of 4, and > 8.\n",
  821. __FUNCTION__);
  822. return -EINVAL;
  823. }
  824. /* Check if Tx BD ring len is illegal */
  825. if (uec_info->tx_bd_ring_len < UEC_TX_BD_RING_SIZE_MIN) {
  826. printf("%s: Tx BD ring length must not be smaller than 2.\n",
  827. __FUNCTION__);
  828. return -EINVAL;
  829. }
  830. /* Check if MRBLR is illegal */
  831. if ((MAX_RXBUF_LEN == 0) || (MAX_RXBUF_LEN % UEC_MRBLR_ALIGNMENT)) {
  832. printf("%s: max rx buffer length must be mutliple of 128.\n",
  833. __FUNCTION__);
  834. return -EINVAL;
  835. }
  836. /* Both Rx and Tx are stopped */
  837. uec->grace_stopped_rx = 1;
  838. uec->grace_stopped_tx = 1;
  839. /* Init UCC fast */
  840. if (ucc_fast_init(uf_info, &uccf)) {
  841. printf("%s: failed to init ucc fast\n", __FUNCTION__);
  842. return -ENOMEM;
  843. }
  844. /* Save uccf */
  845. uec->uccf = uccf;
  846. /* Convert the Tx threads number */
  847. if (uec_convert_threads_num(uec_info->num_threads_tx,
  848. &num_threads_tx)) {
  849. return -EINVAL;
  850. }
  851. /* Convert the Rx threads number */
  852. if (uec_convert_threads_num(uec_info->num_threads_rx,
  853. &num_threads_rx)) {
  854. return -EINVAL;
  855. }
  856. uf_regs = uccf->uf_regs;
  857. /* UEC register is following UCC fast registers */
  858. uec_regs = (uec_t *)(&uf_regs->ucc_eth);
  859. /* Save the UEC register pointer to UEC private struct */
  860. uec->uec_regs = uec_regs;
  861. /* Init UPSMR, enable hardware statistics (UCC) */
  862. out_be32(&uec->uccf->uf_regs->upsmr, UPSMR_INIT_VALUE);
  863. /* Init MACCFG1, flow control disable, disable Tx and Rx */
  864. out_be32(&uec_regs->maccfg1, MACCFG1_INIT_VALUE);
  865. /* Init MACCFG2, length check, MAC PAD and CRC enable */
  866. out_be32(&uec_regs->maccfg2, MACCFG2_INIT_VALUE);
  867. /* Setup MAC interface mode */
  868. uec_set_mac_if_mode(uec, uec_info->enet_interface);
  869. /* Setup MII management base */
  870. #ifndef CONFIG_eTSEC_MDIO_BUS
  871. uec->uec_mii_regs = (uec_mii_t *)(&uec_regs->miimcfg);
  872. #else
  873. uec->uec_mii_regs = (uec_mii_t *) CONFIG_MIIM_ADDRESS;
  874. #endif
  875. /* Setup MII master clock source */
  876. qe_set_mii_clk_src(uec_info->uf_info.ucc_num);
  877. /* Setup UTBIPAR */
  878. utbipar = in_be32(&uec_regs->utbipar);
  879. utbipar &= ~UTBIPAR_PHY_ADDRESS_MASK;
  880. enet_interface = uec->uec_info->enet_interface;
  881. if (enet_interface == ENET_1000_TBI ||
  882. enet_interface == ENET_1000_RTBI) {
  883. utbipar |= (uec_info->phy_address + uec_info->uf_info.ucc_num)
  884. << UTBIPAR_PHY_ADDRESS_SHIFT;
  885. } else {
  886. utbipar |= (0x10 + uec_info->uf_info.ucc_num)
  887. << UTBIPAR_PHY_ADDRESS_SHIFT;
  888. }
  889. out_be32(&uec_regs->utbipar, utbipar);
  890. /* Allocate Tx BDs */
  891. length = ((uec_info->tx_bd_ring_len * SIZEOFBD) /
  892. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) *
  893. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  894. if ((uec_info->tx_bd_ring_len * SIZEOFBD) %
  895. UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT) {
  896. length += UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT;
  897. }
  898. align = UEC_TX_BD_RING_ALIGNMENT;
  899. uec->tx_bd_ring_offset = (u32)malloc((u32)(length + align));
  900. if (uec->tx_bd_ring_offset != 0) {
  901. uec->p_tx_bd_ring = (u8 *)((uec->tx_bd_ring_offset + align)
  902. & ~(align - 1));
  903. }
  904. /* Zero all of Tx BDs */
  905. memset((void *)(uec->tx_bd_ring_offset), 0, length + align);
  906. /* Allocate Rx BDs */
  907. length = uec_info->rx_bd_ring_len * SIZEOFBD;
  908. align = UEC_RX_BD_RING_ALIGNMENT;
  909. uec->rx_bd_ring_offset = (u32)(malloc((u32)(length + align)));
  910. if (uec->rx_bd_ring_offset != 0) {
  911. uec->p_rx_bd_ring = (u8 *)((uec->rx_bd_ring_offset + align)
  912. & ~(align - 1));
  913. }
  914. /* Zero all of Rx BDs */
  915. memset((void *)(uec->rx_bd_ring_offset), 0, length + align);
  916. /* Allocate Rx buffer */
  917. length = uec_info->rx_bd_ring_len * MAX_RXBUF_LEN;
  918. align = UEC_RX_DATA_BUF_ALIGNMENT;
  919. uec->rx_buf_offset = (u32)malloc(length + align);
  920. if (uec->rx_buf_offset != 0) {
  921. uec->p_rx_buf = (u8 *)((uec->rx_buf_offset + align)
  922. & ~(align - 1));
  923. }
  924. /* Zero all of the Rx buffer */
  925. memset((void *)(uec->rx_buf_offset), 0, length + align);
  926. /* Init TxBD ring */
  927. bd = (qe_bd_t *)uec->p_tx_bd_ring;
  928. uec->txBd = bd;
  929. for (i = 0; i < uec_info->tx_bd_ring_len; i++) {
  930. BD_DATA_CLEAR(bd);
  931. BD_STATUS_SET(bd, 0);
  932. BD_LENGTH_SET(bd, 0);
  933. bd ++;
  934. }
  935. BD_STATUS_SET((--bd), TxBD_WRAP);
  936. /* Init RxBD ring */
  937. bd = (qe_bd_t *)uec->p_rx_bd_ring;
  938. uec->rxBd = bd;
  939. buf = uec->p_rx_buf;
  940. for (i = 0; i < uec_info->rx_bd_ring_len; i++) {
  941. BD_DATA_SET(bd, buf);
  942. BD_LENGTH_SET(bd, 0);
  943. BD_STATUS_SET(bd, RxBD_EMPTY);
  944. buf += MAX_RXBUF_LEN;
  945. bd ++;
  946. }
  947. BD_STATUS_SET((--bd), RxBD_WRAP | RxBD_EMPTY);
  948. /* Init global Tx parameter RAM */
  949. uec_init_tx_parameter(uec, num_threads_tx);
  950. /* Init global Rx parameter RAM */
  951. uec_init_rx_parameter(uec, num_threads_rx);
  952. /* Init ethernet Tx and Rx parameter command */
  953. if (uec_issue_init_enet_rxtx_cmd(uec, num_threads_tx,
  954. num_threads_rx)) {
  955. printf("%s issue init enet cmd failed\n", __FUNCTION__);
  956. return -ENOMEM;
  957. }
  958. return 0;
  959. }
  960. static int uec_init(struct eth_device* dev, bd_t *bd)
  961. {
  962. uec_private_t *uec;
  963. int err, i;
  964. struct phy_info *curphy;
  965. uec = (uec_private_t *)dev->priv;
  966. if (uec->the_first_run == 0) {
  967. err = init_phy(dev);
  968. if (err) {
  969. printf("%s: Cannot initialize PHY, aborting.\n",
  970. dev->name);
  971. return err;
  972. }
  973. curphy = uec->mii_info->phyinfo;
  974. if (curphy->config_aneg) {
  975. err = curphy->config_aneg(uec->mii_info);
  976. if (err) {
  977. printf("%s: Can't negotiate PHY\n", dev->name);
  978. return err;
  979. }
  980. }
  981. /* Give PHYs up to 5 sec to report a link */
  982. i = 50;
  983. do {
  984. err = curphy->read_status(uec->mii_info);
  985. udelay(100000);
  986. } while (((i-- > 0) && !uec->mii_info->link) || err);
  987. if (err || i <= 0)
  988. printf("warning: %s: timeout on PHY link\n", dev->name);
  989. uec->the_first_run = 1;
  990. }
  991. /* Set up the MAC address */
  992. if (dev->enetaddr[0] & 0x01) {
  993. printf("%s: MacAddress is multcast address\n",
  994. __FUNCTION__);
  995. return -1;
  996. }
  997. uec_set_mac_address(uec, dev->enetaddr);
  998. err = uec_open(uec, COMM_DIR_RX_AND_TX);
  999. if (err) {
  1000. printf("%s: cannot enable UEC device\n", dev->name);
  1001. return -1;
  1002. }
  1003. phy_change(dev);
  1004. return (uec->mii_info->link ? 0 : -1);
  1005. }
  1006. static void uec_halt(struct eth_device* dev)
  1007. {
  1008. uec_private_t *uec = (uec_private_t *)dev->priv;
  1009. uec_stop(uec, COMM_DIR_RX_AND_TX);
  1010. }
  1011. static int uec_send(struct eth_device* dev, volatile void *buf, int len)
  1012. {
  1013. uec_private_t *uec;
  1014. ucc_fast_private_t *uccf;
  1015. volatile qe_bd_t *bd;
  1016. u16 status;
  1017. int i;
  1018. int result = 0;
  1019. uec = (uec_private_t *)dev->priv;
  1020. uccf = uec->uccf;
  1021. bd = uec->txBd;
  1022. /* Find an empty TxBD */
  1023. for (i = 0; bd->status & TxBD_READY; i++) {
  1024. if (i > 0x100000) {
  1025. printf("%s: tx buffer not ready\n", dev->name);
  1026. return result;
  1027. }
  1028. }
  1029. /* Init TxBD */
  1030. BD_DATA_SET(bd, buf);
  1031. BD_LENGTH_SET(bd, len);
  1032. status = bd->status;
  1033. status &= BD_WRAP;
  1034. status |= (TxBD_READY | TxBD_LAST);
  1035. BD_STATUS_SET(bd, status);
  1036. /* Tell UCC to transmit the buffer */
  1037. ucc_fast_transmit_on_demand(uccf);
  1038. /* Wait for buffer to be transmitted */
  1039. for (i = 0; bd->status & TxBD_READY; i++) {
  1040. if (i > 0x100000) {
  1041. printf("%s: tx error\n", dev->name);
  1042. return result;
  1043. }
  1044. }
  1045. /* Ok, the buffer be transimitted */
  1046. BD_ADVANCE(bd, status, uec->p_tx_bd_ring);
  1047. uec->txBd = bd;
  1048. result = 1;
  1049. return result;
  1050. }
  1051. static int uec_recv(struct eth_device* dev)
  1052. {
  1053. uec_private_t *uec = dev->priv;
  1054. volatile qe_bd_t *bd;
  1055. u16 status;
  1056. u16 len;
  1057. u8 *data;
  1058. bd = uec->rxBd;
  1059. status = bd->status;
  1060. while (!(status & RxBD_EMPTY)) {
  1061. if (!(status & RxBD_ERROR)) {
  1062. data = BD_DATA(bd);
  1063. len = BD_LENGTH(bd);
  1064. NetReceive(data, len);
  1065. } else {
  1066. printf("%s: Rx error\n", dev->name);
  1067. }
  1068. status &= BD_CLEAN;
  1069. BD_LENGTH_SET(bd, 0);
  1070. BD_STATUS_SET(bd, status | RxBD_EMPTY);
  1071. BD_ADVANCE(bd, status, uec->p_rx_bd_ring);
  1072. status = bd->status;
  1073. }
  1074. uec->rxBd = bd;
  1075. return 1;
  1076. }
  1077. int uec_initialize(int index)
  1078. {
  1079. struct eth_device *dev;
  1080. int i;
  1081. uec_private_t *uec;
  1082. uec_info_t *uec_info;
  1083. int err;
  1084. dev = (struct eth_device *)malloc(sizeof(struct eth_device));
  1085. if (!dev)
  1086. return 0;
  1087. memset(dev, 0, sizeof(struct eth_device));
  1088. /* Allocate the UEC private struct */
  1089. uec = (uec_private_t *)malloc(sizeof(uec_private_t));
  1090. if (!uec) {
  1091. return -ENOMEM;
  1092. }
  1093. memset(uec, 0, sizeof(uec_private_t));
  1094. /* Init UEC private struct, they come from board.h */
  1095. uec_info = NULL;
  1096. if (index == 0) {
  1097. #ifdef CONFIG_UEC_ETH1
  1098. uec_info = &eth1_uec_info;
  1099. #endif
  1100. } else if (index == 1) {
  1101. #ifdef CONFIG_UEC_ETH2
  1102. uec_info = &eth2_uec_info;
  1103. #endif
  1104. } else if (index == 2) {
  1105. #ifdef CONFIG_UEC_ETH3
  1106. uec_info = &eth3_uec_info;
  1107. #endif
  1108. } else if (index == 3) {
  1109. #ifdef CONFIG_UEC_ETH4
  1110. uec_info = &eth4_uec_info;
  1111. #endif
  1112. } else {
  1113. printf("%s: index is illegal.\n", __FUNCTION__);
  1114. return -EINVAL;
  1115. }
  1116. uec->uec_info = uec_info;
  1117. sprintf(dev->name, "FSL UEC%d", index);
  1118. dev->iobase = 0;
  1119. dev->priv = (void *)uec;
  1120. dev->init = uec_init;
  1121. dev->halt = uec_halt;
  1122. dev->send = uec_send;
  1123. dev->recv = uec_recv;
  1124. /* Clear the ethnet address */
  1125. for (i = 0; i < 6; i++)
  1126. dev->enetaddr[i] = 0;
  1127. eth_register(dev);
  1128. err = uec_startup(uec);
  1129. if (err) {
  1130. printf("%s: Cannot configure net device, aborting.",dev->name);
  1131. return err;
  1132. }
  1133. return 1;
  1134. }
  1135. #endif /* CONFIG_QE */