voh405.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433
  1. /*
  2. * (C) Copyright 2001-2004
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/io.h>
  25. #include <asm/processor.h>
  26. #include <command.h>
  27. #include <malloc.h>
  28. /* ------------------------------------------------------------------------- */
  29. #if 0
  30. #define FPGA_DEBUG
  31. #endif
  32. extern int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[]);
  33. extern void lxt971_no_sleep(void);
  34. /* fpga configuration data - gzip compressed and generated by bin2c */
  35. const unsigned char fpgadata[] =
  36. {
  37. #include "fpgadata.c"
  38. };
  39. /*
  40. * include common fpga code (for esd boards)
  41. */
  42. #include "../common/fpga.c"
  43. /* Prototypes */
  44. int gunzip(void *, int, unsigned char *, unsigned long *);
  45. /* logo bitmap data - gzip compressed and generated by bin2c */
  46. unsigned char logo_bmp_320[] =
  47. {
  48. #include "logo_320_240_4bpp.c"
  49. };
  50. unsigned char logo_bmp_640[] =
  51. {
  52. #include "logo_640_480_24bpp.c"
  53. };
  54. /*
  55. * include common lcd code (for esd boards)
  56. */
  57. #include "../common/lcd.c"
  58. #include "../common/s1d13704_320_240_4bpp.h"
  59. #include "../common/s1d13806_320_240_4bpp.h"
  60. #include "../common/s1d13806_640_480_16bpp.h"
  61. int board_early_init_f (void)
  62. {
  63. /*
  64. * IRQ 0-15 405GP internally generated; active high; level sensitive
  65. * IRQ 16 405GP internally generated; active low; level sensitive
  66. * IRQ 17-24 RESERVED
  67. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  68. * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
  69. * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
  70. * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
  71. * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
  72. * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
  73. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  74. */
  75. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  76. mtdcr(uicer, 0x00000000); /* disable all ints */
  77. mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
  78. mtdcr(uicpr, 0xFFFFFFB5); /* set int polarities */
  79. mtdcr(uictr, 0x10000000); /* set int trigger levels */
  80. mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
  81. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  82. /*
  83. * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us
  84. */
  85. mtebc (epcr, 0xa8400000); /* ebc always driven */
  86. return 0;
  87. }
  88. int misc_init_f (void)
  89. {
  90. return 0; /* dummy implementation */
  91. }
  92. int misc_init_r (void)
  93. {
  94. unsigned char *duart0_mcr = (unsigned char *)((ulong)DUART0_BA + 4);
  95. unsigned char *duart1_mcr = (unsigned char *)((ulong)DUART1_BA + 4);
  96. unsigned short *lcd_contrast =
  97. (unsigned short *)((ulong)CFG_FPGA_BASE_ADDR + CFG_FPGA_CTRL + 4);
  98. unsigned short *lcd_backlight =
  99. (unsigned short *)((ulong)CFG_FPGA_BASE_ADDR + CFG_FPGA_CTRL + 6);
  100. unsigned char *dst;
  101. ulong len = sizeof(fpgadata);
  102. int status;
  103. int index;
  104. int i;
  105. char *str;
  106. dst = malloc(CFG_FPGA_MAX_SIZE);
  107. if (gunzip (dst, CFG_FPGA_MAX_SIZE, (uchar *)fpgadata, &len) != 0) {
  108. printf ("GUNZIP ERROR - must RESET board to recover\n");
  109. do_reset (NULL, 0, 0, NULL);
  110. }
  111. status = fpga_boot(dst, len);
  112. if (status != 0) {
  113. printf("\nFPGA: Booting failed ");
  114. switch (status) {
  115. case ERROR_FPGA_PRG_INIT_LOW:
  116. printf("(Timeout: INIT not low after asserting PROGRAM*)\n ");
  117. break;
  118. case ERROR_FPGA_PRG_INIT_HIGH:
  119. printf("(Timeout: INIT not high after deasserting PROGRAM*)\n ");
  120. break;
  121. case ERROR_FPGA_PRG_DONE:
  122. printf("(Timeout: DONE not high after programming FPGA)\n ");
  123. break;
  124. }
  125. /* display infos on fpgaimage */
  126. index = 15;
  127. for (i=0; i<4; i++) {
  128. len = dst[index];
  129. printf("FPGA: %s\n", &(dst[index+1]));
  130. index += len+3;
  131. }
  132. putc ('\n');
  133. /* delayed reboot */
  134. for (i=20; i>0; i--) {
  135. printf("Rebooting in %2d seconds \r",i);
  136. for (index=0;index<1000;index++)
  137. udelay(1000);
  138. }
  139. putc ('\n');
  140. do_reset(NULL, 0, 0, NULL);
  141. }
  142. puts("FPGA: ");
  143. /* display infos on fpgaimage */
  144. index = 15;
  145. for (i=0; i<4; i++) {
  146. len = dst[index];
  147. printf("%s ", &(dst[index+1]));
  148. index += len+3;
  149. }
  150. putc ('\n');
  151. free(dst);
  152. /*
  153. * Reset FPGA via FPGA_INIT pin
  154. */
  155. out_be32((void*)GPIO0_TCR, in_be32((void*)GPIO0_TCR) | FPGA_INIT); /* setup FPGA_INIT as output */
  156. out_be32((void*)GPIO0_OR, in_be32((void*)GPIO0_OR) & ~FPGA_INIT); /* reset low */
  157. udelay(1000); /* wait 1ms */
  158. out_be32((void*)GPIO0_OR, in_be32((void*)GPIO0_OR) | FPGA_INIT); /* reset high */
  159. udelay(1000); /* wait 1ms */
  160. /*
  161. * Reset external DUARTs
  162. */
  163. out_be32((void*)GPIO0_OR, in_be32((void*)GPIO0_OR) | CFG_DUART_RST); /* set reset to high */
  164. udelay(10); /* wait 10us */
  165. out_be32((void*)GPIO0_OR, in_be32((void*)GPIO0_OR) & ~CFG_DUART_RST); /* set reset to low */
  166. udelay(1000); /* wait 1ms */
  167. /*
  168. * Set NAND-FLASH GPIO signals to default
  169. */
  170. out_be32((void*)GPIO0_OR, in_be32((void*)GPIO0_OR) & ~(CFG_NAND_CLE | CFG_NAND_ALE));
  171. out_be32((void*)GPIO0_OR, in_be32((void*)GPIO0_OR) | CFG_NAND_CE);
  172. /*
  173. * Setup EEPROM write protection
  174. */
  175. out_be32((void*)GPIO0_OR, in_be32((void*)GPIO0_OR) | CFG_EEPROM_WP);
  176. out_be32((void*)GPIO0_TCR, in_be32((void*)GPIO0_TCR) | CFG_EEPROM_WP);
  177. /*
  178. * Enable interrupts in exar duart mcr[3]
  179. */
  180. out_8(duart0_mcr, 0x08);
  181. out_8(duart1_mcr, 0x08);
  182. /*
  183. * Init lcd interface and display logo
  184. */
  185. str = getenv("bd_type");
  186. if (strcmp(str, "voh405_bw") == 0) {
  187. lcd_setup(0, 1);
  188. lcd_init((uchar *)CFG_LCD_SMALL_REG, (uchar *)CFG_LCD_SMALL_MEM,
  189. regs_13704_320_240_4bpp,
  190. sizeof(regs_13704_320_240_4bpp)/sizeof(regs_13704_320_240_4bpp[0]),
  191. logo_bmp_320, sizeof(logo_bmp_320));
  192. } else if (strcmp(str, "voh405_bwbw") == 0) {
  193. lcd_setup(0, 1);
  194. lcd_init((uchar *)CFG_LCD_SMALL_REG, (uchar *)CFG_LCD_SMALL_MEM,
  195. regs_13704_320_240_4bpp,
  196. sizeof(regs_13704_320_240_4bpp)/sizeof(regs_13704_320_240_4bpp[0]),
  197. logo_bmp_320, sizeof(logo_bmp_320));
  198. lcd_setup(1, 1);
  199. lcd_init((uchar *)CFG_LCD_BIG_REG, (uchar *)CFG_LCD_BIG_MEM,
  200. regs_13806_320_240_4bpp,
  201. sizeof(regs_13806_320_240_4bpp)/sizeof(regs_13806_320_240_4bpp[0]),
  202. logo_bmp_320, sizeof(logo_bmp_320));
  203. } else if (strcmp(str, "voh405_bwc") == 0) {
  204. lcd_setup(0, 1);
  205. lcd_init((uchar *)CFG_LCD_SMALL_REG, (uchar *)CFG_LCD_SMALL_MEM,
  206. regs_13704_320_240_4bpp,
  207. sizeof(regs_13704_320_240_4bpp)/sizeof(regs_13704_320_240_4bpp[0]),
  208. logo_bmp_320, sizeof(logo_bmp_320));
  209. lcd_setup(1, 0);
  210. lcd_init((uchar *)CFG_LCD_BIG_REG, (uchar *)CFG_LCD_BIG_MEM,
  211. regs_13806_640_480_16bpp,
  212. sizeof(regs_13806_640_480_16bpp)/sizeof(regs_13806_640_480_16bpp[0]),
  213. logo_bmp_640, sizeof(logo_bmp_640));
  214. } else {
  215. printf("Unsupported bd_type defined (%s) -> No display configured!\n", str);
  216. return 0;
  217. }
  218. /*
  219. * Set invert bit in small lcd controller
  220. */
  221. out_8((unsigned char *)(CFG_LCD_SMALL_REG + 2),
  222. in_8((unsigned char *)(CFG_LCD_SMALL_REG + 2)) | 0x01);
  223. /*
  224. * Set default contrast voltage on epson vga controller
  225. */
  226. out_be16(lcd_contrast, 0x4646);
  227. /*
  228. * Enable backlight
  229. */
  230. out_be16(lcd_backlight, 0xffff);
  231. /*
  232. * Enable external I2C bus
  233. */
  234. out_be32((void*)GPIO0_TCR, in_be32((void*)GPIO0_TCR) | CFG_IIC_ON);
  235. return (0);
  236. }
  237. /*
  238. * Check Board Identity:
  239. */
  240. int checkboard (void)
  241. {
  242. char str[64];
  243. int i = getenv_r ("serial#", str, sizeof(str));
  244. puts ("Board: ");
  245. if (i == -1) {
  246. puts ("### No HW ID - assuming VOH405");
  247. } else {
  248. puts(str);
  249. }
  250. if (getenv_r("bd_type", str, sizeof(str)) != -1) {
  251. printf(" (%s)", str);
  252. } else {
  253. puts(" (Missing bd_type!)");
  254. }
  255. putc ('\n');
  256. return 0;
  257. }
  258. /* ------------------------------------------------------------------------- */
  259. long int initdram (int board_type)
  260. {
  261. unsigned long val;
  262. mtdcr(memcfga, mem_mb0cf);
  263. val = mfdcr(memcfgd);
  264. #if 0
  265. printf("\nmb0cf=%x\n", val); /* test-only */
  266. printf("strap=%x\n", mfdcr(strap)); /* test-only */
  267. #endif
  268. return (4*1024*1024 << ((val & 0x000e0000) >> 17));
  269. }
  270. /* ------------------------------------------------------------------------- */
  271. int testdram (void)
  272. {
  273. /* TODO: XXX XXX XXX */
  274. printf ("test: 16 MB - ok\n");
  275. return (0);
  276. }
  277. /* ------------------------------------------------------------------------- */
  278. #ifdef CONFIG_IDE_RESET
  279. void ide_set_reset(int on)
  280. {
  281. volatile unsigned short *fpga_mode =
  282. (unsigned short *)((ulong)CFG_FPGA_BASE_ADDR + CFG_FPGA_CTRL);
  283. /*
  284. * Assert or deassert CompactFlash Reset Pin
  285. */
  286. if (on) { /* assert RESET */
  287. *fpga_mode &= ~(CFG_FPGA_CTRL_CF_RESET);
  288. } else { /* release RESET */
  289. *fpga_mode |= CFG_FPGA_CTRL_CF_RESET;
  290. }
  291. }
  292. #endif /* CONFIG_IDE_RESET */
  293. #if defined(CONFIG_RESET_PHY_R)
  294. void reset_phy(void)
  295. {
  296. #ifdef CONFIG_LXT971_NO_SLEEP
  297. /*
  298. * Disable sleep mode in LXT971
  299. */
  300. lxt971_no_sleep();
  301. #endif
  302. }
  303. #endif
  304. #if defined(CFG_EEPROM_WREN)
  305. /* Input: <dev_addr> I2C address of EEPROM device to enable.
  306. * <state> -1: deliver current state
  307. * 0: disable write
  308. * 1: enable write
  309. * Returns: -1: wrong device address
  310. * 0: dis-/en- able done
  311. * 0/1: current state if <state> was -1.
  312. */
  313. int eeprom_write_enable (unsigned dev_addr, int state)
  314. {
  315. if (CFG_I2C_EEPROM_ADDR != dev_addr) {
  316. return -1;
  317. } else {
  318. switch (state) {
  319. case 1:
  320. /* Enable write access, clear bit GPIO0. */
  321. out_be32((void*)GPIO0_OR, in_be32((void*)GPIO0_OR) & ~CFG_EEPROM_WP);
  322. state = 0;
  323. break;
  324. case 0:
  325. /* Disable write access, set bit GPIO0. */
  326. out_be32((void*)GPIO0_OR, in_be32((void*)GPIO0_OR) | CFG_EEPROM_WP);
  327. state = 0;
  328. break;
  329. default:
  330. /* Read current status back. */
  331. state = (0 == (in_be32((void*)GPIO0_OR) & CFG_EEPROM_WP));
  332. break;
  333. }
  334. }
  335. return state;
  336. }
  337. int do_eep_wren (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  338. {
  339. int query = argc == 1;
  340. int state = 0;
  341. if (query) {
  342. /* Query write access state. */
  343. state = eeprom_write_enable (CFG_I2C_EEPROM_ADDR, -1);
  344. if (state < 0) {
  345. puts ("Query of write access state failed.\n");
  346. } else {
  347. printf ("Write access for device 0x%0x is %sabled.\n",
  348. CFG_I2C_EEPROM_ADDR, state ? "en" : "dis");
  349. state = 0;
  350. }
  351. } else {
  352. if ('0' == argv[1][0]) {
  353. /* Disable write access. */
  354. state = eeprom_write_enable (CFG_I2C_EEPROM_ADDR, 0);
  355. } else {
  356. /* Enable write access. */
  357. state = eeprom_write_enable (CFG_I2C_EEPROM_ADDR, 1);
  358. }
  359. if (state < 0) {
  360. puts ("Setup of write access state failed.\n");
  361. }
  362. }
  363. return state;
  364. }
  365. U_BOOT_CMD(eepwren, 2, 0, do_eep_wren,
  366. "eepwren - Enable / disable / query EEPROM write access\n",
  367. NULL);
  368. #endif /* #if defined(CFG_EEPROM_WREN) */