mpc8360emds.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. */
  13. #include <common.h>
  14. #include <ioports.h>
  15. #include <mpc83xx.h>
  16. #include <i2c.h>
  17. #include <spd.h>
  18. #include <miiphy.h>
  19. #if defined(CONFIG_PCI)
  20. #include <pci.h>
  21. #endif
  22. #if defined(CONFIG_SPD_EEPROM)
  23. #include <spd_sdram.h>
  24. #else
  25. #include <asm/mmu.h>
  26. #endif
  27. #if defined(CONFIG_OF_FLAT_TREE)
  28. #include <ft_build.h>
  29. #elif defined(CONFIG_OF_LIBFDT)
  30. #include <libfdt.h>
  31. #endif
  32. const qe_iop_conf_t qe_iop_conf_tab[] = {
  33. /* GETH1 */
  34. {0, 3, 1, 0, 1}, /* TxD0 */
  35. {0, 4, 1, 0, 1}, /* TxD1 */
  36. {0, 5, 1, 0, 1}, /* TxD2 */
  37. {0, 6, 1, 0, 1}, /* TxD3 */
  38. {1, 6, 1, 0, 3}, /* TxD4 */
  39. {1, 7, 1, 0, 1}, /* TxD5 */
  40. {1, 9, 1, 0, 2}, /* TxD6 */
  41. {1, 10, 1, 0, 2}, /* TxD7 */
  42. {0, 9, 2, 0, 1}, /* RxD0 */
  43. {0, 10, 2, 0, 1}, /* RxD1 */
  44. {0, 11, 2, 0, 1}, /* RxD2 */
  45. {0, 12, 2, 0, 1}, /* RxD3 */
  46. {0, 13, 2, 0, 1}, /* RxD4 */
  47. {1, 1, 2, 0, 2}, /* RxD5 */
  48. {1, 0, 2, 0, 2}, /* RxD6 */
  49. {1, 4, 2, 0, 2}, /* RxD7 */
  50. {0, 7, 1, 0, 1}, /* TX_EN */
  51. {0, 8, 1, 0, 1}, /* TX_ER */
  52. {0, 15, 2, 0, 1}, /* RX_DV */
  53. {0, 16, 2, 0, 1}, /* RX_ER */
  54. {0, 0, 2, 0, 1}, /* RX_CLK */
  55. {2, 9, 1, 0, 3}, /* GTX_CLK - CLK10 */
  56. {2, 8, 2, 0, 1}, /* GTX125 - CLK9 */
  57. /* GETH2 */
  58. {0, 17, 1, 0, 1}, /* TxD0 */
  59. {0, 18, 1, 0, 1}, /* TxD1 */
  60. {0, 19, 1, 0, 1}, /* TxD2 */
  61. {0, 20, 1, 0, 1}, /* TxD3 */
  62. {1, 2, 1, 0, 1}, /* TxD4 */
  63. {1, 3, 1, 0, 2}, /* TxD5 */
  64. {1, 5, 1, 0, 3}, /* TxD6 */
  65. {1, 8, 1, 0, 3}, /* TxD7 */
  66. {0, 23, 2, 0, 1}, /* RxD0 */
  67. {0, 24, 2, 0, 1}, /* RxD1 */
  68. {0, 25, 2, 0, 1}, /* RxD2 */
  69. {0, 26, 2, 0, 1}, /* RxD3 */
  70. {0, 27, 2, 0, 1}, /* RxD4 */
  71. {1, 12, 2, 0, 2}, /* RxD5 */
  72. {1, 13, 2, 0, 3}, /* RxD6 */
  73. {1, 11, 2, 0, 2}, /* RxD7 */
  74. {0, 21, 1, 0, 1}, /* TX_EN */
  75. {0, 22, 1, 0, 1}, /* TX_ER */
  76. {0, 29, 2, 0, 1}, /* RX_DV */
  77. {0, 30, 2, 0, 1}, /* RX_ER */
  78. {0, 31, 2, 0, 1}, /* RX_CLK */
  79. {2, 2, 1, 0, 2}, /* GTX_CLK = CLK10 */
  80. {2, 3, 2, 0, 1}, /* GTX125 - CLK4 */
  81. {0, 1, 3, 0, 2}, /* MDIO */
  82. {0, 2, 1, 0, 1}, /* MDC */
  83. {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
  84. };
  85. int board_early_init_f(void)
  86. {
  87. u8 *bcsr = (u8 *)CFG_BCSR;
  88. const immap_t *immr = (immap_t *)CFG_IMMR;
  89. /* Enable flash write */
  90. bcsr[0xa] &= ~0x04;
  91. /* Disable G1TXCLK, G2TXCLK h/w buffers (rev.2 h/w bug workaround) */
  92. if (immr->sysconf.spridr == SPR_8360_REV20 ||
  93. immr->sysconf.spridr == SPR_8360E_REV20 ||
  94. immr->sysconf.spridr == SPR_8360_REV21 ||
  95. immr->sysconf.spridr == SPR_8360E_REV21)
  96. bcsr[0xe] = 0x30;
  97. return 0;
  98. }
  99. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRC)
  100. extern void ddr_enable_ecc(unsigned int dram_size);
  101. #endif
  102. int fixed_sdram(void);
  103. void sdram_init(void);
  104. long int initdram(int board_type)
  105. {
  106. volatile immap_t *im = (immap_t *) CFG_IMMR;
  107. u32 msize = 0;
  108. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
  109. return -1;
  110. /* DDR SDRAM - Main SODIMM */
  111. im->sysconf.ddrlaw[0].bar = CFG_DDR_BASE & LAWBAR_BAR;
  112. #if defined(CONFIG_SPD_EEPROM)
  113. msize = spd_sdram();
  114. #else
  115. msize = fixed_sdram();
  116. #endif
  117. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRC)
  118. /*
  119. * Initialize DDR ECC byte
  120. */
  121. ddr_enable_ecc(msize * 1024 * 1024);
  122. #endif
  123. /*
  124. * Initialize SDRAM if it is on local bus.
  125. */
  126. sdram_init();
  127. puts(" DDR RAM: ");
  128. /* return total bus SDRAM size(bytes) -- DDR */
  129. return (msize * 1024 * 1024);
  130. }
  131. #if !defined(CONFIG_SPD_EEPROM)
  132. /*************************************************************************
  133. * fixed sdram init -- doesn't use serial presence detect.
  134. ************************************************************************/
  135. int fixed_sdram(void)
  136. {
  137. volatile immap_t *im = (immap_t *) CFG_IMMR;
  138. u32 msize = 0;
  139. u32 ddr_size;
  140. u32 ddr_size_log2;
  141. msize = CFG_DDR_SIZE;
  142. for (ddr_size = msize << 20, ddr_size_log2 = 0;
  143. (ddr_size > 1); ddr_size = ddr_size >> 1, ddr_size_log2++) {
  144. if (ddr_size & 1) {
  145. return -1;
  146. }
  147. }
  148. im->sysconf.ddrlaw[0].ar =
  149. LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
  150. #if (CFG_DDR_SIZE != 256)
  151. #warning Currenly any ddr size other than 256 is not supported
  152. #endif
  153. #ifdef CONFIG_DDR_II
  154. im->ddr.csbnds[0].csbnds = CFG_DDR_CS0_BNDS;
  155. im->ddr.cs_config[0] = CFG_DDR_CS0_CONFIG;
  156. im->ddr.timing_cfg_0 = CFG_DDR_TIMING_0;
  157. im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1;
  158. im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;
  159. im->ddr.timing_cfg_3 = CFG_DDR_TIMING_3;
  160. im->ddr.sdram_cfg = CFG_DDR_SDRAM_CFG;
  161. im->ddr.sdram_cfg2 = CFG_DDR_SDRAM_CFG2;
  162. im->ddr.sdram_mode = CFG_DDR_MODE;
  163. im->ddr.sdram_mode2 = CFG_DDR_MODE2;
  164. im->ddr.sdram_interval = CFG_DDR_INTERVAL;
  165. im->ddr.sdram_clk_cntl = CFG_DDR_CLK_CNTL;
  166. #else
  167. im->ddr.csbnds[0].csbnds = 0x00000007;
  168. im->ddr.csbnds[1].csbnds = 0x0008000f;
  169. im->ddr.cs_config[0] = CFG_DDR_CONFIG;
  170. im->ddr.cs_config[1] = CFG_DDR_CONFIG;
  171. im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1;
  172. im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;
  173. im->ddr.sdram_cfg = CFG_DDR_CONTROL;
  174. im->ddr.sdram_mode = CFG_DDR_MODE;
  175. im->ddr.sdram_interval = CFG_DDR_INTERVAL;
  176. #endif
  177. udelay(200);
  178. im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
  179. return msize;
  180. }
  181. #endif /*!CFG_SPD_EEPROM */
  182. int checkboard(void)
  183. {
  184. puts("Board: Freescale MPC8360EMDS\n");
  185. return 0;
  186. }
  187. /*
  188. * if MPC8360EMDS is soldered with SDRAM
  189. */
  190. #if defined(CFG_BR2_PRELIM) \
  191. && defined(CFG_OR2_PRELIM) \
  192. && defined(CFG_LBLAWBAR2_PRELIM) \
  193. && defined(CFG_LBLAWAR2_PRELIM)
  194. /*
  195. * Initialize SDRAM memory on the Local Bus.
  196. */
  197. void sdram_init(void)
  198. {
  199. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  200. volatile lbus83xx_t *lbc = &immap->lbus;
  201. uint *sdram_addr = (uint *) CFG_LBC_SDRAM_BASE;
  202. puts("\n SDRAM on Local Bus: ");
  203. print_size(CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  204. /*
  205. * Setup SDRAM Base and Option Registers, already done in cpu_init.c
  206. */
  207. /*setup mtrpt, lsrt and lbcr for LB bus */
  208. lbc->lbcr = CFG_LBC_LBCR;
  209. lbc->mrtpr = CFG_LBC_MRTPR;
  210. lbc->lsrt = CFG_LBC_LSRT;
  211. asm("sync");
  212. /*
  213. * Configure the SDRAM controller Machine Mode Register.
  214. */
  215. lbc->lsdmr = CFG_LBC_LSDMR_5; /* Normal Operation */
  216. lbc->lsdmr = CFG_LBC_LSDMR_1; /* Precharge All Banks */
  217. asm("sync");
  218. *sdram_addr = 0xff;
  219. udelay(100);
  220. /*
  221. * We need do 8 times auto refresh operation.
  222. */
  223. lbc->lsdmr = CFG_LBC_LSDMR_2;
  224. asm("sync");
  225. *sdram_addr = 0xff; /* 1 times */
  226. udelay(100);
  227. *sdram_addr = 0xff; /* 2 times */
  228. udelay(100);
  229. *sdram_addr = 0xff; /* 3 times */
  230. udelay(100);
  231. *sdram_addr = 0xff; /* 4 times */
  232. udelay(100);
  233. *sdram_addr = 0xff; /* 5 times */
  234. udelay(100);
  235. *sdram_addr = 0xff; /* 6 times */
  236. udelay(100);
  237. *sdram_addr = 0xff; /* 7 times */
  238. udelay(100);
  239. *sdram_addr = 0xff; /* 8 times */
  240. udelay(100);
  241. /* Mode register write operation */
  242. lbc->lsdmr = CFG_LBC_LSDMR_4;
  243. asm("sync");
  244. *(sdram_addr + 0xcc) = 0xff;
  245. udelay(100);
  246. /* Normal operation */
  247. lbc->lsdmr = CFG_LBC_LSDMR_5 | 0x40000000;
  248. asm("sync");
  249. *sdram_addr = 0xff;
  250. udelay(100);
  251. }
  252. #else
  253. void sdram_init(void)
  254. {
  255. puts("SDRAM on Local Bus is NOT available!\n");
  256. }
  257. #endif
  258. #if (defined(CONFIG_OF_FLAT_TREE) || defined(CONFIG_OF_LIBFDT)) \
  259. && defined(CONFIG_OF_BOARD_SETUP)
  260. void
  261. ft_board_setup(void *blob, bd_t *bd)
  262. {
  263. #if defined(CONFIG_OF_FLAT_TREE)
  264. u32 *p;
  265. int len;
  266. p = ft_get_prop(blob, "/memory/reg", &len);
  267. if (p != NULL) {
  268. *p++ = cpu_to_be32(bd->bi_memstart);
  269. *p = cpu_to_be32(bd->bi_memsize);
  270. }
  271. #endif
  272. #ifdef CONFIG_PCI
  273. ft_pci_setup(blob, bd);
  274. #endif
  275. ft_cpu_setup(blob, bd);
  276. }
  277. #endif /* CONFIG_OF_x */