origen.h 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /*
  2. * Copyright (C) 2011 Samsung Electronics
  3. *
  4. * Configuration settings for the SAMSUNG ORIGEN (EXYNOS4210) board.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. /* High Level Configuration Options */
  27. #define CONFIG_SAMSUNG 1 /* SAMSUNG core */
  28. #define CONFIG_S5P 1 /* S5P Family */
  29. #define CONFIG_EXYNOS4210 1 /* which is a EXYNOS4210 SoC */
  30. #define CONFIG_ORIGEN 1 /* working with ORIGEN*/
  31. #include <asm/arch/cpu.h> /* get chip and board defs */
  32. #define CONFIG_ARCH_CPU_INIT
  33. #define CONFIG_DISPLAY_CPUINFO
  34. #define CONFIG_DISPLAY_BOARDINFO
  35. /* Keep L2 Cache Disabled */
  36. #define CONFIG_L2_OFF 1
  37. #define CONFIG_SYS_DCACHE_OFF 1
  38. #define CONFIG_SYS_SDRAM_BASE 0x40000000
  39. #define CONFIG_SYS_TEXT_BASE 0x43E00000
  40. /* input clock of PLL: ORIGEN has 24MHz input clock */
  41. #define CONFIG_SYS_CLK_FREQ 24000000
  42. #define CONFIG_SETUP_MEMORY_TAGS
  43. #define CONFIG_CMDLINE_TAG
  44. #define CONFIG_INITRD_TAG
  45. #define CONFIG_CMDLINE_EDITING
  46. #define CONFIG_MACH_TYPE MACH_TYPE_ORIGEN
  47. /* Power Down Modes */
  48. #define S5P_CHECK_SLEEP 0x00000BAD
  49. #define S5P_CHECK_DIDLE 0xBAD00000
  50. #define S5P_CHECK_LPA 0xABAD0000
  51. /* Size of malloc() pool */
  52. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (1 << 20))
  53. /* select serial console configuration */
  54. #define CONFIG_SERIAL2 1 /* use SERIAL 2 */
  55. #define CONFIG_BAUDRATE 115200
  56. #define EXYNOS4_DEFAULT_UART_OFFSET 0x020000
  57. /* SD/MMC configuration */
  58. #define CONFIG_GENERIC_MMC
  59. #define CONFIG_MMC
  60. #define CONFIG_SDHCI
  61. #define CONFIG_S5P_SDHCI
  62. /* PWM */
  63. #define CONFIG_PWM 1
  64. /* allow to overwrite serial and ethaddr */
  65. #define CONFIG_ENV_OVERWRITE
  66. /* Command definition*/
  67. #include <config_cmd_default.h>
  68. #undef CONFIG_CMD_PING
  69. #define CONFIG_CMD_ELF
  70. #define CONFIG_CMD_DHCP
  71. #define CONFIG_CMD_MMC
  72. #define CONFIG_CMD_FAT
  73. #undef CONFIG_CMD_NET
  74. #undef CONFIG_CMD_NFS
  75. #define CONFIG_BOOTDELAY 3
  76. #define CONFIG_ZERO_BOOTDELAY_CHECK
  77. /* MMC SPL */
  78. #define CONFIG_SPL
  79. #define COPY_BL2_FNPTR_ADDR 0x02020030
  80. #define CONFIG_SPL_TEXT_BASE 0x02021410
  81. #define CONFIG_BOOTCOMMAND "fatload mmc 0 40007000 uImage; bootm 40007000"
  82. /* Miscellaneous configurable options */
  83. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  84. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  85. #define CONFIG_SYS_PROMPT "ORIGEN # "
  86. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size*/
  87. #define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
  88. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  89. #define CONFIG_DEFAULT_CONSOLE "console=ttySAC2,115200n8\0"
  90. /* Boot Argument Buffer Size */
  91. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  92. /* memtest works on */
  93. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
  94. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x6000000)
  95. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
  96. #define CONFIG_SYS_HZ 1000
  97. /* ORIGEN has 4 bank of DRAM */
  98. #define CONFIG_NR_DRAM_BANKS 4
  99. #define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
  100. #define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
  101. #define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
  102. #define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
  103. #define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
  104. #define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
  105. #define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
  106. #define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
  107. #define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
  108. /* FLASH and environment organization */
  109. #define CONFIG_SYS_NO_FLASH 1
  110. #undef CONFIG_CMD_IMLS
  111. #define CONFIG_IDENT_STRING " for ORIGEN"
  112. #define CONFIG_CLK_1000_400_200
  113. /* MIU (Memory Interleaving Unit) */
  114. #define CONFIG_MIU_2BIT_21_7_INTERLEAVED
  115. #define CONFIG_ENV_IS_IN_MMC 1
  116. #define CONFIG_SYS_MMC_ENV_DEV 0
  117. #define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
  118. #define RESERVE_BLOCK_SIZE (512)
  119. #define BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
  120. #define CONFIG_ENV_OFFSET (RESERVE_BLOCK_SIZE + BL1_SIZE)
  121. #define CONFIG_DOS_PARTITION 1
  122. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - GENERATED_GBL_DATA_SIZE)
  123. /* U-boot copy size from boot Media to DRAM.*/
  124. #define COPY_BL2_SIZE 0x80000
  125. #define BL2_START_OFFSET ((CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)/512)
  126. #define BL2_SIZE_BLOC_COUNT (COPY_BL2_SIZE/512)
  127. /* Enable devicetree support */
  128. #define CONFIG_OF_LIBFDT
  129. #endif /* __CONFIG_H */