smdk5250.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <fdtdec.h>
  24. #include <asm/io.h>
  25. #include <errno.h>
  26. #include <i2c.h>
  27. #include <lcd.h>
  28. #include <netdev.h>
  29. #include <spi.h>
  30. #include <asm/arch/cpu.h>
  31. #include <asm/arch/dwmmc.h>
  32. #include <asm/arch/gpio.h>
  33. #include <asm/arch/mmc.h>
  34. #include <asm/arch/pinmux.h>
  35. #include <asm/arch/power.h>
  36. #include <asm/arch/sromc.h>
  37. #include <asm/arch/dp_info.h>
  38. #include <power/pmic.h>
  39. #include <power/max77686_pmic.h>
  40. DECLARE_GLOBAL_DATA_PTR;
  41. #ifdef CONFIG_USB_EHCI_EXYNOS
  42. int board_usb_vbus_init(void)
  43. {
  44. struct exynos5_gpio_part1 *gpio1 = (struct exynos5_gpio_part1 *)
  45. samsung_get_base_gpio_part1();
  46. /* Enable VBUS power switch */
  47. s5p_gpio_direction_output(&gpio1->x2, 6, 1);
  48. /* VBUS turn ON time */
  49. mdelay(3);
  50. return 0;
  51. }
  52. #endif
  53. #ifdef CONFIG_SOUND_MAX98095
  54. static void board_enable_audio_codec(void)
  55. {
  56. struct exynos5_gpio_part1 *gpio1 = (struct exynos5_gpio_part1 *)
  57. samsung_get_base_gpio_part1();
  58. /* Enable MAX98095 Codec */
  59. s5p_gpio_direction_output(&gpio1->x1, 7, 1);
  60. s5p_gpio_set_pull(&gpio1->x1, 7, GPIO_PULL_NONE);
  61. }
  62. #endif
  63. int board_init(void)
  64. {
  65. gd->bd->bi_boot_params = (PHYS_SDRAM_1 + 0x100UL);
  66. #ifdef CONFIG_EXYNOS_SPI
  67. spi_init();
  68. #endif
  69. #ifdef CONFIG_USB_EHCI_EXYNOS
  70. board_usb_vbus_init();
  71. #endif
  72. #ifdef CONFIG_SOUND_MAX98095
  73. board_enable_audio_codec();
  74. #endif
  75. return 0;
  76. }
  77. int dram_init(void)
  78. {
  79. int i;
  80. u32 addr;
  81. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
  82. addr = CONFIG_SYS_SDRAM_BASE + (i * SDRAM_BANK_SIZE);
  83. gd->ram_size += get_ram_size((long *)addr, SDRAM_BANK_SIZE);
  84. }
  85. return 0;
  86. }
  87. #if defined(CONFIG_POWER)
  88. static int pmic_reg_update(struct pmic *p, int reg, uint regval)
  89. {
  90. u32 val;
  91. int ret = 0;
  92. ret = pmic_reg_read(p, reg, &val);
  93. if (ret) {
  94. debug("%s: PMIC %d register read failed\n", __func__, reg);
  95. return -1;
  96. }
  97. val |= regval;
  98. ret = pmic_reg_write(p, reg, val);
  99. if (ret) {
  100. debug("%s: PMIC %d register write failed\n", __func__, reg);
  101. return -1;
  102. }
  103. return 0;
  104. }
  105. int power_init_board(void)
  106. {
  107. struct pmic *p;
  108. set_ps_hold_ctrl();
  109. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  110. if (pmic_init(I2C_PMIC))
  111. return -1;
  112. p = pmic_get("MAX77686_PMIC");
  113. if (!p)
  114. return -ENODEV;
  115. if (pmic_probe(p))
  116. return -1;
  117. if (pmic_reg_update(p, MAX77686_REG_PMIC_32KHZ, MAX77686_32KHCP_EN))
  118. return -1;
  119. if (pmic_reg_update(p, MAX77686_REG_PMIC_BBAT,
  120. MAX77686_BBCHOSTEN | MAX77686_BBCVS_3_5V))
  121. return -1;
  122. /* VDD_MIF */
  123. if (pmic_reg_write(p, MAX77686_REG_PMIC_BUCK1OUT,
  124. MAX77686_BUCK1OUT_1V)) {
  125. debug("%s: PMIC %d register write failed\n", __func__,
  126. MAX77686_REG_PMIC_BUCK1OUT);
  127. return -1;
  128. }
  129. if (pmic_reg_update(p, MAX77686_REG_PMIC_BUCK1CRTL,
  130. MAX77686_BUCK1CTRL_EN))
  131. return -1;
  132. /* VDD_ARM */
  133. if (pmic_reg_write(p, MAX77686_REG_PMIC_BUCK2DVS1,
  134. MAX77686_BUCK2DVS1_1_3V)) {
  135. debug("%s: PMIC %d register write failed\n", __func__,
  136. MAX77686_REG_PMIC_BUCK2DVS1);
  137. return -1;
  138. }
  139. if (pmic_reg_update(p, MAX77686_REG_PMIC_BUCK2CTRL1,
  140. MAX77686_BUCK2CTRL_ON))
  141. return -1;
  142. /* VDD_INT */
  143. if (pmic_reg_write(p, MAX77686_REG_PMIC_BUCK3DVS1,
  144. MAX77686_BUCK3DVS1_1_0125V)) {
  145. debug("%s: PMIC %d register write failed\n", __func__,
  146. MAX77686_REG_PMIC_BUCK3DVS1);
  147. return -1;
  148. }
  149. if (pmic_reg_update(p, MAX77686_REG_PMIC_BUCK3CTRL,
  150. MAX77686_BUCK3CTRL_ON))
  151. return -1;
  152. /* VDD_G3D */
  153. if (pmic_reg_write(p, MAX77686_REG_PMIC_BUCK4DVS1,
  154. MAX77686_BUCK4DVS1_1_2V)) {
  155. debug("%s: PMIC %d register write failed\n", __func__,
  156. MAX77686_REG_PMIC_BUCK4DVS1);
  157. return -1;
  158. }
  159. if (pmic_reg_update(p, MAX77686_REG_PMIC_BUCK4CTRL1,
  160. MAX77686_BUCK3CTRL_ON))
  161. return -1;
  162. /* VDD_LDO2 */
  163. if (pmic_reg_update(p, MAX77686_REG_PMIC_LDO2CTRL1,
  164. MAX77686_LD02CTRL1_1_5V | EN_LDO))
  165. return -1;
  166. /* VDD_LDO3 */
  167. if (pmic_reg_update(p, MAX77686_REG_PMIC_LDO3CTRL1,
  168. MAX77686_LD03CTRL1_1_8V | EN_LDO))
  169. return -1;
  170. /* VDD_LDO5 */
  171. if (pmic_reg_update(p, MAX77686_REG_PMIC_LDO5CTRL1,
  172. MAX77686_LD05CTRL1_1_8V | EN_LDO))
  173. return -1;
  174. /* VDD_LDO10 */
  175. if (pmic_reg_update(p, MAX77686_REG_PMIC_LDO10CTRL1,
  176. MAX77686_LD10CTRL1_1_8V | EN_LDO))
  177. return -1;
  178. return 0;
  179. }
  180. #endif
  181. void dram_init_banksize(void)
  182. {
  183. int i;
  184. u32 addr, size;
  185. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
  186. addr = CONFIG_SYS_SDRAM_BASE + (i * SDRAM_BANK_SIZE);
  187. size = get_ram_size((long *)addr, SDRAM_BANK_SIZE);
  188. gd->bd->bi_dram[i].start = addr;
  189. gd->bd->bi_dram[i].size = size;
  190. }
  191. }
  192. int board_eth_init(bd_t *bis)
  193. {
  194. #ifdef CONFIG_SMC911X
  195. u32 smc_bw_conf, smc_bc_conf;
  196. struct fdt_sromc config;
  197. fdt_addr_t base_addr;
  198. /* Non-FDT configuration - bank number and timing parameters*/
  199. config.bank = CONFIG_ENV_SROM_BANK;
  200. config.width = 2;
  201. config.timing[FDT_SROM_TACS] = 0x01;
  202. config.timing[FDT_SROM_TCOS] = 0x01;
  203. config.timing[FDT_SROM_TACC] = 0x06;
  204. config.timing[FDT_SROM_TCOH] = 0x01;
  205. config.timing[FDT_SROM_TAH] = 0x0C;
  206. config.timing[FDT_SROM_TACP] = 0x09;
  207. config.timing[FDT_SROM_PMC] = 0x01;
  208. base_addr = CONFIG_SMC911X_BASE;
  209. /* Ethernet needs data bus width of 16 bits */
  210. if (config.width != 2) {
  211. debug("%s: Unsupported bus width %d\n", __func__,
  212. config.width);
  213. return -1;
  214. }
  215. smc_bw_conf = SROMC_DATA16_WIDTH(config.bank)
  216. | SROMC_BYTE_ENABLE(config.bank);
  217. smc_bc_conf = SROMC_BC_TACS(config.timing[FDT_SROM_TACS]) |\
  218. SROMC_BC_TCOS(config.timing[FDT_SROM_TCOS]) |\
  219. SROMC_BC_TACC(config.timing[FDT_SROM_TACC]) |\
  220. SROMC_BC_TCOH(config.timing[FDT_SROM_TCOH]) |\
  221. SROMC_BC_TAH(config.timing[FDT_SROM_TAH]) |\
  222. SROMC_BC_TACP(config.timing[FDT_SROM_TACP]) |\
  223. SROMC_BC_PMC(config.timing[FDT_SROM_PMC]);
  224. /* Select and configure the SROMC bank */
  225. exynos_pinmux_config(PERIPH_ID_SROMC, config.bank);
  226. s5p_config_sromc(config.bank, smc_bw_conf, smc_bc_conf);
  227. return smc911x_initialize(0, base_addr);
  228. #endif
  229. return 0;
  230. }
  231. #ifdef CONFIG_DISPLAY_BOARDINFO
  232. int checkboard(void)
  233. {
  234. printf("\nBoard: SMDK5250\n");
  235. return 0;
  236. }
  237. #endif
  238. #ifdef CONFIG_GENERIC_MMC
  239. int board_mmc_init(bd_t *bis)
  240. {
  241. int err, ret = 0, index, bus_width;
  242. u32 base;
  243. err = exynos_pinmux_config(PERIPH_ID_SDMMC0, PINMUX_FLAG_8BIT_MODE);
  244. if (err)
  245. debug("SDMMC0 not configured\n");
  246. ret |= err;
  247. /*EMMC: dwmmc Channel-0 with 8 bit bus width */
  248. index = 0;
  249. base = samsung_get_base_mmc() + (0x10000 * index);
  250. bus_width = 8;
  251. err = exynos_dwmci_add_port(index, base, bus_width, (u32)NULL);
  252. if (err)
  253. debug("dwmmc Channel-0 init failed\n");
  254. ret |= err;
  255. err = exynos_pinmux_config(PERIPH_ID_SDMMC2, PINMUX_FLAG_NONE);
  256. if (err)
  257. debug("SDMMC2 not configured\n");
  258. ret |= err;
  259. /*SD: dwmmc Channel-2 with 4 bit bus width */
  260. index = 2;
  261. base = samsung_get_base_mmc() + (0x10000 * index);
  262. bus_width = 4;
  263. err = exynos_dwmci_add_port(index, base, bus_width, (u32)NULL);
  264. if (err)
  265. debug("dwmmc Channel-2 init failed\n");
  266. ret |= err;
  267. return ret;
  268. }
  269. #endif
  270. static int board_uart_init(void)
  271. {
  272. int err, uart_id, ret = 0;
  273. for (uart_id = PERIPH_ID_UART0; uart_id <= PERIPH_ID_UART3; uart_id++) {
  274. err = exynos_pinmux_config(uart_id, PINMUX_FLAG_NONE);
  275. if (err) {
  276. debug("UART%d not configured\n",
  277. (uart_id - PERIPH_ID_UART0));
  278. ret |= err;
  279. }
  280. }
  281. return ret;
  282. }
  283. #ifdef CONFIG_BOARD_EARLY_INIT_F
  284. int board_early_init_f(void)
  285. {
  286. int err;
  287. err = board_uart_init();
  288. if (err) {
  289. debug("UART init failed\n");
  290. return err;
  291. }
  292. #ifdef CONFIG_SYS_I2C_INIT_BOARD
  293. board_i2c_init(NULL);
  294. #endif
  295. return err;
  296. }
  297. #endif
  298. #ifdef CONFIG_LCD
  299. void exynos_cfg_lcd_gpio(void)
  300. {
  301. struct exynos5_gpio_part1 *gpio1 =
  302. (struct exynos5_gpio_part1 *) samsung_get_base_gpio_part1();
  303. /* For Backlight */
  304. s5p_gpio_cfg_pin(&gpio1->b2, 0, GPIO_OUTPUT);
  305. s5p_gpio_set_value(&gpio1->b2, 0, 1);
  306. /* LCD power on */
  307. s5p_gpio_cfg_pin(&gpio1->x1, 5, GPIO_OUTPUT);
  308. s5p_gpio_set_value(&gpio1->x1, 5, 1);
  309. /* Set Hotplug detect for DP */
  310. s5p_gpio_cfg_pin(&gpio1->x0, 7, GPIO_FUNC(0x3));
  311. }
  312. void exynos_set_dp_phy(unsigned int onoff)
  313. {
  314. set_dp_phy_ctrl(onoff);
  315. }
  316. vidinfo_t panel_info = {
  317. .vl_freq = 60,
  318. .vl_col = 2560,
  319. .vl_row = 1600,
  320. .vl_width = 2560,
  321. .vl_height = 1600,
  322. .vl_clkp = CONFIG_SYS_LOW,
  323. .vl_hsp = CONFIG_SYS_LOW,
  324. .vl_vsp = CONFIG_SYS_LOW,
  325. .vl_dp = CONFIG_SYS_LOW,
  326. .vl_bpix = 4, /* LCD_BPP = 2^4, for output conosle on LCD */
  327. /* wDP panel timing infomation */
  328. .vl_hspw = 32,
  329. .vl_hbpd = 80,
  330. .vl_hfpd = 48,
  331. .vl_vspw = 6,
  332. .vl_vbpd = 37,
  333. .vl_vfpd = 3,
  334. .vl_cmd_allow_len = 0xf,
  335. .win_id = 3,
  336. .dual_lcd_enabled = 0,
  337. .init_delay = 0,
  338. .power_on_delay = 0,
  339. .reset_delay = 0,
  340. .interface_mode = FIMD_RGB_INTERFACE,
  341. .dp_enabled = 1,
  342. };
  343. static struct edp_device_info edp_info = {
  344. .disp_info = {
  345. .h_res = 2560,
  346. .h_sync_width = 32,
  347. .h_back_porch = 80,
  348. .h_front_porch = 48,
  349. .v_res = 1600,
  350. .v_sync_width = 6,
  351. .v_back_porch = 37,
  352. .v_front_porch = 3,
  353. .v_sync_rate = 60,
  354. },
  355. .lt_info = {
  356. .lt_status = DP_LT_NONE,
  357. },
  358. .video_info = {
  359. .master_mode = 0,
  360. .bist_mode = DP_DISABLE,
  361. .bist_pattern = NO_PATTERN,
  362. .h_sync_polarity = 0,
  363. .v_sync_polarity = 0,
  364. .interlaced = 0,
  365. .color_space = COLOR_RGB,
  366. .dynamic_range = VESA,
  367. .ycbcr_coeff = COLOR_YCBCR601,
  368. .color_depth = COLOR_8,
  369. },
  370. };
  371. static struct exynos_dp_platform_data dp_platform_data = {
  372. .edp_dev_info = &edp_info,
  373. };
  374. void init_panel_info(vidinfo_t *vid)
  375. {
  376. vid->rgb_mode = MODE_RGB_P;
  377. exynos_set_dp_platform_data(&dp_platform_data);
  378. }
  379. #endif