lowlevel_init.S 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. /*
  2. modified from SH-IPL+g
  3. Renesaso SuperH Solution Enginge MS775x BSC setting
  4. Coyright (c) 2007 Nobuhiro Iwamatsu
  5. */
  6. #include <config.h>
  7. #include <version.h>
  8. #include <asm/processor.h>
  9. #ifdef CONFIG_CPU_SUBTYPE_SH7751
  10. #define BCR2_D_VALUE 0x2FFC /* Area 1-6 width: 32/32/32/32/32/16 */
  11. #define WCR1_D_VALUE 0x02770771 /* DMA:0 A6:2 A3:0 A0:1 Others:15 */
  12. #ifdef CONFIG_MRSHPC
  13. #define WCR2_D_VALUE 0xFFFE4FE7 /* A6:15 A6B:7 A5:15 A5B:7 A4:15
  14. A3:2 A2:15 A1:15 A0:6 A0B:7 */
  15. #else /* CONFIG_MRSHPC*/
  16. #define WCR2_D_VALUE 0x7FFE4FE7 /* A6:3 A6B:7 A5:15 A5B:7 A4:15
  17. A3:2 A2:15 A1:15 A0:6 A0B:7 */
  18. #endif /* CONFIG_MRSHPC */
  19. #define WCR3_D_VALUE 0x01777771 /* A6: 0-1 A5: 1-3 A4: 1-3 A3: 1-3
  20. A2: 1-3 A1: 1-3 A0: 0-1 */
  21. #define LED_ADDRESS 0xBA000000 /* Address of LED register */
  22. #define RTCOR_D_VALUE 0xA50D /* Write code A5, data 0D (~15us?) */
  23. #define SDMR3_ADDRESS 0xFF940088 /* SDMR3 address on 32-bit bus */
  24. #define MCR_D1_VALUE 0x100901B4 /* SDRAM 32-bit, CAS/RAS Refresh, ... */
  25. #define MCR_D2_VALUE 0x500901B4 /* Same w/MRSET now 1 (mode reg cmd) */
  26. #define SWITCH_ADDR 0xB9000000 /* Address of DIP switches */
  27. #else /* CONFIG_CPU_SUBTYPE_SH7751 */
  28. #define BCR2_D_VALUE 0x2E3C /* Area 1-6 width: 32/32/64/16/32/16 */
  29. #define WCR1_D_VALUE 0x02720777 /* DMA:0 A6:2 A4:2 A3:0 Others:15 */
  30. #define WCR2_D_VALUE 0xFFFE4FFF /* A6:15 A6B:7 A5:15 A5B:7 A4:15
  31. A3:2 A2:15 A1:15 A0:15 A0B:7 */
  32. #define WCR3_D_VALUE 0x01717771 /* A6: 0-1 A5: 1-3 A4: 0-1 A3: 1-3
  33. A2: 1-3 A1: 1-3 A0: 0-1 */
  34. #define LED_ADDRESS 0xB0C00000 /* Address of LED register */
  35. #define RTCOR_D_VALUE 0xA510 /* Write code A5, data 10 (~15us?) */
  36. #define SDMR3_ADDRESS 0xFF940110 /* SDMR3 address on 64-bit bus */
  37. #define MCR_D1_VALUE 0x8801001C /* SDRAM 64-bit, CAS/RAS Refresh, ... */
  38. #define MCR_D2_VALUE 0xC801001C /* Same w/MRSET now 1 (mode reg cmd) */
  39. #define SWITCH_ADDR 0xb0800000 /* Address of DIP switches */
  40. #endif /* CONFIG_CPU_SUBTYPE_SH7751 */
  41. .global lowlevel_init
  42. .text
  43. .align 2
  44. lowlevel_init:
  45. mov.l L_CCR, r1 ! CCR Address
  46. mov.l L_CCR_DISABLE, r0 ! CCR Data
  47. mov.l r0, @r1
  48. init_bsc:
  49. mov.l FRQCR_A,r1 /* FRQCR Address */
  50. mov.l FRQCR_D,r0 /* FRQCR Data */
  51. mov.w r0,@r1
  52. mov.l BCR1_A,r1 /* BCR1 Address */
  53. mov.l BCR1_D,r0 /* BCR1 Data */
  54. mov.l r0,@r1
  55. mov.l BCR2_A,r1 /* BCR2 Address */
  56. mov.l BCR2_D,r0 /* BCR2 Data */
  57. mov.w r0,@r1
  58. mov.l WCR1_A,r1 /* WCR1 Address */
  59. mov.l WCR1_D,r0 /* WCR1 Data */
  60. mov.l r0,@r1
  61. mov.l WCR2_A,r1 /* WCR2 Address */
  62. mov.l WCR2_D,r0 /* WCR2 Data */
  63. mov.l r0,@r1
  64. mov.l WCR3_A,r1 /* WCR3 Address */
  65. mov.l WCR3_D,r0 /* WCR3 Data */
  66. mov.l r0,@r1
  67. mov.l LED_A,r1 /* LED Address */
  68. mov #0xff,r0 /* LED ALL 'on' */
  69. shll8 r0
  70. mov.w r0,@r1
  71. mov.l MCR_A,r1 /* MCR Address */
  72. mov.l MCR_D1,r0 /* MCR Data1 */
  73. mov.l r0,@r1
  74. mov.l SDMR3_A,r1 /* Set SDRAM mode */
  75. mov #0,r0
  76. mov.b r0,@r1
  77. ! Do you need PCMCIA setting?
  78. ! If so, please add the lines here...
  79. mov.l RTCNT_A,r1 /* RTCNT Address */
  80. mov.l RTCNT_D,r0 /* RTCNT Data */
  81. mov.w r0,@r1
  82. mov.l RTCOR_A,r1 /* RTCOR Address */
  83. mov.l RTCOR_D,r0 /* RTCOR Data */
  84. mov.w r0,@r1
  85. mov.l RTCSR_A,r1 /* RTCSR Address */
  86. mov.l RTCSR_D,r0 /* RTCSR Data */
  87. mov.w r0,@r1
  88. mov.l RFCR_A,r1 /* RFCR Address */
  89. mov.l RFCR_D,r0 /* RFCR Data */
  90. mov.w r0,@r1 /* Clear reflesh counter */
  91. /* Wait DRAM refresh 30 times */
  92. mov #30,r3
  93. 1:
  94. mov.w @r1,r0
  95. extu.w r0,r2
  96. cmp/hi r3,r2
  97. bf 1b
  98. mov.l MCR_A,r1 /* MCR Address */
  99. mov.l MCR_D2,r0 /* MCR Data2 */
  100. mov.l r0,@r1
  101. mov.l SDMR3_A,r1 /* Set SDRAM mode */
  102. mov #0,r0
  103. mov.b r0,@r1
  104. rts
  105. nop
  106. .align 2
  107. L_CCR: .long CCR
  108. L_CCR_DISABLE: .long 0x0808
  109. FRQCR_A: .long FRQCR
  110. FRQCR_D:
  111. #ifdef CONFIG_CPU_SUBTYPE_SH_R
  112. .long 0x00000e1a /* 12:3:3 */
  113. #else
  114. #ifdef CONFIG_GOOD_SESH4
  115. .long 0x00000e13 /* 6:2:1 */
  116. #else
  117. .long 0x00000e23 /* 6:1:1 */
  118. #endif
  119. #endif /* CONFIG_CPU_SUBTYPE_SH_R */
  120. BCR1_A: .long BCR1
  121. BCR1_D: .long 0x00000008 /* Area 3 SDRAM */
  122. BCR2_A: .long BCR2
  123. BCR2_D: .long BCR2_D_VALUE /* Bus width settings */
  124. WCR1_A: .long WCR1
  125. WCR1_D: .long WCR1_D_VALUE /* Inter-area or turnaround wait states */
  126. WCR2_A: .long WCR2
  127. WCR2_D: .long WCR2_D_VALUE /* Per-area access and burst wait states */
  128. WCR3_A: .long WCR3
  129. WCR3_D: .long WCR3_D_VALUE /* Address setup and data hold cycles */
  130. LED_A: .long LED_ADDRESS /* LED Address */
  131. RTCSR_A: .long RTCSR
  132. RTCSR_D: .long 0xA518 /* RTCSR Write Code A5h Data 18h */
  133. RTCNT_A: .long RTCNT
  134. RTCNT_D: .long 0xA500 /* RTCNT Write Code A5h Data 00h */
  135. RTCOR_A: .long RTCOR
  136. RTCOR_D: .long RTCOR_D_VALUE /* Set refresh time (about 15us) */
  137. SDMR3_A: .long SDMR3_ADDRESS
  138. MCR_A: .long MCR
  139. MCR_D1: .long MCR_D1_VALUE
  140. MCR_D2: .long MCR_D2_VALUE
  141. RFCR_A: .long RFCR
  142. RFCR_D: .long 0xA400 /* RFCR Write Code A4h Data 00h */