p4080.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. */
  19. #include <common.h>
  20. #include <phy.h>
  21. #include <fm_eth.h>
  22. #include <asm/io.h>
  23. #include <asm/immap_85xx.h>
  24. #include <asm/fsl_serdes.h>
  25. u32 port_to_devdisr[] = {
  26. [FM1_DTSEC1] = FSL_CORENET_DEVDISR2_DTSEC1_1,
  27. [FM1_DTSEC2] = FSL_CORENET_DEVDISR2_DTSEC1_2,
  28. [FM1_DTSEC3] = FSL_CORENET_DEVDISR2_DTSEC1_3,
  29. [FM1_DTSEC4] = FSL_CORENET_DEVDISR2_DTSEC1_4,
  30. [FM1_10GEC1] = FSL_CORENET_DEVDISR2_10GEC1,
  31. [FM2_DTSEC1] = FSL_CORENET_DEVDISR2_DTSEC2_1,
  32. [FM2_DTSEC2] = FSL_CORENET_DEVDISR2_DTSEC2_2,
  33. [FM2_DTSEC3] = FSL_CORENET_DEVDISR2_DTSEC2_3,
  34. [FM2_DTSEC4] = FSL_CORENET_DEVDISR2_DTSEC2_4,
  35. [FM2_10GEC1] = FSL_CORENET_DEVDISR2_10GEC2,
  36. };
  37. static int is_device_disabled(enum fm_port port)
  38. {
  39. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  40. u32 devdisr2 = in_be32(&gur->devdisr2);
  41. return port_to_devdisr[port] & devdisr2;
  42. }
  43. void fman_disable_port(enum fm_port port)
  44. {
  45. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  46. setbits_be32(&gur->devdisr2, port_to_devdisr[port]);
  47. }
  48. phy_interface_t fman_port_enet_if(enum fm_port port)
  49. {
  50. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  51. u32 rcwsr11 = in_be32(&gur->rcwsr[11]);
  52. if (is_device_disabled(port))
  53. return PHY_INTERFACE_MODE_NONE;
  54. if ((port == FM1_10GEC1) && (is_serdes_configured(XAUI_FM1)))
  55. return PHY_INTERFACE_MODE_XGMII;
  56. if ((port == FM2_10GEC1) && (is_serdes_configured(XAUI_FM2)))
  57. return PHY_INTERFACE_MODE_XGMII;
  58. /* handle RGMII first */
  59. if ((port == FM1_DTSEC1) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) ==
  60. FSL_CORENET_RCWSR11_EC1_FM1_DTSEC1))
  61. return PHY_INTERFACE_MODE_RGMII;
  62. if ((port == FM1_DTSEC2) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) ==
  63. FSL_CORENET_RCWSR11_EC2_FM1_DTSEC2))
  64. return PHY_INTERFACE_MODE_RGMII;
  65. if ((port == FM2_DTSEC1) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) ==
  66. FSL_CORENET_RCWSR11_EC2_FM2_DTSEC1))
  67. return PHY_INTERFACE_MODE_RGMII;
  68. switch (port) {
  69. case FM1_DTSEC1:
  70. case FM1_DTSEC2:
  71. case FM1_DTSEC3:
  72. case FM1_DTSEC4:
  73. if (is_serdes_configured(SGMII_FM1_DTSEC1 + port - FM1_DTSEC1))
  74. return PHY_INTERFACE_MODE_SGMII;
  75. break;
  76. case FM2_DTSEC1:
  77. case FM2_DTSEC2:
  78. case FM2_DTSEC3:
  79. case FM2_DTSEC4:
  80. if (is_serdes_configured(SGMII_FM2_DTSEC1 + port - FM2_DTSEC1))
  81. return PHY_INTERFACE_MODE_SGMII;
  82. break;
  83. default:
  84. return PHY_INTERFACE_MODE_NONE;
  85. }
  86. return PHY_INTERFACE_MODE_NONE;
  87. }