mv_eth.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840
  1. /*
  2. * (C) Copyright 2003
  3. * Ingo Assmus <ingo.assmus@keymile.com>
  4. *
  5. * based on - Driver for MV64460X ethernet ports
  6. * Copyright (C) 2002 rabeeh@galileo.co.il
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * mv_eth.h - header file for the polled mode GT ethernet driver
  28. */
  29. #ifndef __DB64460_ETH_H__
  30. #define __DB64460_ETH_H__
  31. #include <asm/types.h>
  32. #include <asm/io.h>
  33. #include <asm/byteorder.h>
  34. #include <common.h>
  35. #include <net.h>
  36. #include "mv_regs.h"
  37. #include <asm/errno.h>
  38. #include "../../Marvell/include/core.h"
  39. /*************************************************************************
  40. **************************************************************************
  41. **************************************************************************
  42. * The first part is the high level driver of the gigE ethernet ports. *
  43. **************************************************************************
  44. **************************************************************************
  45. *************************************************************************/
  46. #ifndef TRUE
  47. #define TRUE 1
  48. #endif
  49. #ifndef FALSE
  50. #define FALSE 0
  51. #endif
  52. /* In case not using SG on Tx, define MAX_SKB_FRAGS as 0 */
  53. #ifndef MAX_SKB_FRAGS
  54. #define MAX_SKB_FRAGS 0
  55. #endif
  56. /* Port attributes */
  57. /*#define MAX_RX_QUEUE_NUM 8*/
  58. /*#define MAX_TX_QUEUE_NUM 8*/
  59. #define MAX_RX_QUEUE_NUM 1
  60. #define MAX_TX_QUEUE_NUM 1
  61. /* Use one TX queue and one RX queue */
  62. #define MV64460_TX_QUEUE_NUM 1
  63. #define MV64460_RX_QUEUE_NUM 1
  64. /*
  65. * Number of RX / TX descriptors on RX / TX rings.
  66. * Note that allocating RX descriptors is done by allocating the RX
  67. * ring AND a preallocated RX buffers (skb's) for each descriptor.
  68. * The TX descriptors only allocates the TX descriptors ring,
  69. * with no pre allocated TX buffers (skb's are allocated by higher layers.
  70. */
  71. /* Default TX ring size is 10 descriptors */
  72. #ifdef CONFIG_MV64460_ETH_TXQUEUE_SIZE
  73. #define MV64460_TX_QUEUE_SIZE CONFIG_MV64460_ETH_TXQUEUE_SIZE
  74. #else
  75. #define MV64460_TX_QUEUE_SIZE 4
  76. #endif
  77. /* Default RX ring size is 4 descriptors */
  78. #ifdef CONFIG_MV64460_ETH_RXQUEUE_SIZE
  79. #define MV64460_RX_QUEUE_SIZE CONFIG_MV64460_ETH_RXQUEUE_SIZE
  80. #else
  81. #define MV64460_RX_QUEUE_SIZE 4
  82. #endif
  83. #ifdef CONFIG_RX_BUFFER_SIZE
  84. #define MV64460_RX_BUFFER_SIZE CONFIG_RX_BUFFER_SIZE
  85. #else
  86. #define MV64460_RX_BUFFER_SIZE 1600
  87. #endif
  88. #ifdef CONFIG_TX_BUFFER_SIZE
  89. #define MV64460_TX_BUFFER_SIZE CONFIG_TX_BUFFER_SIZE
  90. #else
  91. #define MV64460_TX_BUFFER_SIZE 1600
  92. #endif
  93. /*
  94. * Network device statistics. Akin to the 2.0 ether stats but
  95. * with byte counters.
  96. */
  97. struct net_device_stats
  98. {
  99. unsigned long rx_packets; /* total packets received */
  100. unsigned long tx_packets; /* total packets transmitted */
  101. unsigned long rx_bytes; /* total bytes received */
  102. unsigned long tx_bytes; /* total bytes transmitted */
  103. unsigned long rx_errors; /* bad packets received */
  104. unsigned long tx_errors; /* packet transmit problems */
  105. unsigned long rx_dropped; /* no space in linux buffers */
  106. unsigned long tx_dropped; /* no space available in linux */
  107. unsigned long multicast; /* multicast packets received */
  108. unsigned long collisions;
  109. /* detailed rx_errors: */
  110. unsigned long rx_length_errors;
  111. unsigned long rx_over_errors; /* receiver ring buff overflow */
  112. unsigned long rx_crc_errors; /* recved pkt with crc error */
  113. unsigned long rx_frame_errors; /* recv'd frame alignment error */
  114. unsigned long rx_fifo_errors; /* recv'r fifo overrun */
  115. unsigned long rx_missed_errors; /* receiver missed packet */
  116. /* detailed tx_errors */
  117. unsigned long tx_aborted_errors;
  118. unsigned long tx_carrier_errors;
  119. unsigned long tx_fifo_errors;
  120. unsigned long tx_heartbeat_errors;
  121. unsigned long tx_window_errors;
  122. /* for cslip etc */
  123. unsigned long rx_compressed;
  124. unsigned long tx_compressed;
  125. };
  126. /* Private data structure used for ethernet device */
  127. struct mv64460_eth_priv {
  128. unsigned int port_num;
  129. struct net_device_stats *stats;
  130. /* to buffer area aligned */
  131. char * p_eth_tx_buffer[MV64460_TX_QUEUE_SIZE+1]; /*pointers to alligned tx buffs in memory space */
  132. char * p_eth_rx_buffer[MV64460_RX_QUEUE_SIZE+1]; /*pointers to allinged rx buffs in memory space */
  133. /* Size of Tx Ring per queue */
  134. unsigned int tx_ring_size [MAX_TX_QUEUE_NUM];
  135. /* Size of Rx Ring per queue */
  136. unsigned int rx_ring_size [MAX_RX_QUEUE_NUM];
  137. /* Magic Number for Ethernet running */
  138. unsigned int eth_running;
  139. int first_init;
  140. };
  141. int mv64460_eth_init (struct eth_device *dev);
  142. int mv64460_eth_stop (struct eth_device *dev);
  143. int mv64460_eth_start_xmit (struct eth_device*, volatile void* packet, int length);
  144. /* return db64460_eth0_poll(); */
  145. int mv64460_eth_open (struct eth_device *dev);
  146. /*************************************************************************
  147. **************************************************************************
  148. **************************************************************************
  149. * The second part is the low level driver of the gigE ethernet ports. *
  150. **************************************************************************
  151. **************************************************************************
  152. *************************************************************************/
  153. /********************************************************************************
  154. * Header File for : MV-643xx network interface header
  155. *
  156. * DESCRIPTION:
  157. * This header file contains macros typedefs and function declaration for
  158. * the Marvell Gig Bit Ethernet Controller.
  159. *
  160. * DEPENDENCIES:
  161. * None.
  162. *
  163. *******************************************************************************/
  164. #ifdef CONFIG_SPECIAL_CONSISTENT_MEMORY
  165. #ifdef CONFIG_MV64460_SRAM_CACHEABLE
  166. /* In case SRAM is cacheable but not cache coherent */
  167. #define D_CACHE_FLUSH_LINE(addr, offset) \
  168. { \
  169. __asm__ __volatile__ ("dcbf %0,%1" : : "r" (addr), "r" (offset)); \
  170. }
  171. #else
  172. /* In case SRAM is cache coherent or non-cacheable */
  173. #define D_CACHE_FLUSH_LINE(addr, offset) ;
  174. #endif
  175. #else
  176. #ifdef CONFIG_NOT_COHERENT_CACHE
  177. /* In case of descriptors on DDR but not cache coherent */
  178. #define D_CACHE_FLUSH_LINE(addr, offset) \
  179. { \
  180. __asm__ __volatile__ ("dcbf %0,%1" : : "r" (addr), "r" (offset)); \
  181. }
  182. #else
  183. /* In case of descriptors on DDR and cache coherent */
  184. #define D_CACHE_FLUSH_LINE(addr, offset) ;
  185. #endif /* CONFIG_NOT_COHERENT_CACHE */
  186. #endif /* CONFIG_SPECIAL_CONSISTENT_MEMORY */
  187. #define CPU_PIPE_FLUSH \
  188. { \
  189. __asm__ __volatile__ ("eieio"); \
  190. }
  191. /* defines */
  192. /* Default port configuration value */
  193. #define PORT_CONFIG_VALUE \
  194. ETH_UNICAST_NORMAL_MODE | \
  195. ETH_DEFAULT_RX_QUEUE_0 | \
  196. ETH_DEFAULT_RX_ARP_QUEUE_0 | \
  197. ETH_RECEIVE_BC_IF_NOT_IP_OR_ARP | \
  198. ETH_RECEIVE_BC_IF_IP | \
  199. ETH_RECEIVE_BC_IF_ARP | \
  200. ETH_CAPTURE_TCP_FRAMES_DIS | \
  201. ETH_CAPTURE_UDP_FRAMES_DIS | \
  202. ETH_DEFAULT_RX_TCP_QUEUE_0 | \
  203. ETH_DEFAULT_RX_UDP_QUEUE_0 | \
  204. ETH_DEFAULT_RX_BPDU_QUEUE_0
  205. /* Default port extend configuration value */
  206. #define PORT_CONFIG_EXTEND_VALUE \
  207. ETH_SPAN_BPDU_PACKETS_AS_NORMAL | \
  208. ETH_PARTITION_DISABLE
  209. /* Default sdma control value */
  210. #ifdef CONFIG_NOT_COHERENT_CACHE
  211. #define PORT_SDMA_CONFIG_VALUE \
  212. ETH_RX_BURST_SIZE_16_64BIT | \
  213. GT_ETH_IPG_INT_RX(0) | \
  214. ETH_TX_BURST_SIZE_16_64BIT;
  215. #else
  216. #define PORT_SDMA_CONFIG_VALUE \
  217. ETH_RX_BURST_SIZE_4_64BIT | \
  218. GT_ETH_IPG_INT_RX(0) | \
  219. ETH_TX_BURST_SIZE_4_64BIT;
  220. #endif
  221. #define GT_ETH_IPG_INT_RX(value) \
  222. ((value & 0x3fff) << 8)
  223. /* Default port serial control value */
  224. #define PORT_SERIAL_CONTROL_VALUE \
  225. ETH_FORCE_LINK_PASS | \
  226. ETH_ENABLE_AUTO_NEG_FOR_DUPLX | \
  227. ETH_DISABLE_AUTO_NEG_FOR_FLOW_CTRL | \
  228. ETH_ADV_SYMMETRIC_FLOW_CTRL | \
  229. ETH_FORCE_FC_MODE_NO_PAUSE_DIS_TX | \
  230. ETH_FORCE_BP_MODE_NO_JAM | \
  231. BIT9 | \
  232. ETH_DO_NOT_FORCE_LINK_FAIL | \
  233. ETH_RETRANSMIT_16_ETTEMPTS | \
  234. ETH_ENABLE_AUTO_NEG_SPEED_GMII | \
  235. ETH_DTE_ADV_0 | \
  236. ETH_DISABLE_AUTO_NEG_BYPASS | \
  237. ETH_AUTO_NEG_NO_CHANGE | \
  238. ETH_MAX_RX_PACKET_1552BYTE | \
  239. ETH_CLR_EXT_LOOPBACK | \
  240. ETH_SET_FULL_DUPLEX_MODE | \
  241. ETH_ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX;
  242. #define RX_BUFFER_MAX_SIZE 0xFFFF
  243. #define TX_BUFFER_MAX_SIZE 0xFFFF /* Buffer are limited to 64k */
  244. #define RX_BUFFER_MIN_SIZE 0x8
  245. #define TX_BUFFER_MIN_SIZE 0x8
  246. /* Tx WRR confoguration macros */
  247. #define PORT_MAX_TRAN_UNIT 0x24 /* MTU register (default) 9KByte */
  248. #define PORT_MAX_TOKEN_BUCKET_SIZE 0x_fFFF /* PMTBS register (default) */
  249. #define PORT_TOKEN_RATE 1023 /* PTTBRC register (default) */
  250. /* MAC accepet/reject macros */
  251. #define ACCEPT_MAC_ADDR 0
  252. #define REJECT_MAC_ADDR 1
  253. /* Size of a Tx/Rx descriptor used in chain list data structure */
  254. #define RX_DESC_ALIGNED_SIZE 0x20
  255. #define TX_DESC_ALIGNED_SIZE 0x20
  256. /* An offest in Tx descriptors to store data for buffers less than 8 Bytes */
  257. #define TX_BUF_OFFSET_IN_DESC 0x18
  258. /* Buffer offset from buffer pointer */
  259. #define RX_BUF_OFFSET 0x2
  260. /* Gap define */
  261. #define ETH_BAR_GAP 0x8
  262. #define ETH_SIZE_REG_GAP 0x8
  263. #define ETH_HIGH_ADDR_REMAP_REG_GAP 0x4
  264. #define ETH_PORT_ACCESS_CTRL_GAP 0x4
  265. /* Gigabit Ethernet Unit Global Registers */
  266. /* MIB Counters register definitions */
  267. #define ETH_MIB_GOOD_OCTETS_RECEIVED_LOW 0x0
  268. #define ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH 0x4
  269. #define ETH_MIB_BAD_OCTETS_RECEIVED 0x8
  270. #define ETH_MIB_INTERNAL_MAC_TRANSMIT_ERR 0xc
  271. #define ETH_MIB_GOOD_FRAMES_RECEIVED 0x10
  272. #define ETH_MIB_BAD_FRAMES_RECEIVED 0x14
  273. #define ETH_MIB_BROADCAST_FRAMES_RECEIVED 0x18
  274. #define ETH_MIB_MULTICAST_FRAMES_RECEIVED 0x1c
  275. #define ETH_MIB_FRAMES_64_OCTETS 0x20
  276. #define ETH_MIB_FRAMES_65_TO_127_OCTETS 0x24
  277. #define ETH_MIB_FRAMES_128_TO_255_OCTETS 0x28
  278. #define ETH_MIB_FRAMES_256_TO_511_OCTETS 0x2c
  279. #define ETH_MIB_FRAMES_512_TO_1023_OCTETS 0x30
  280. #define ETH_MIB_FRAMES_1024_TO_MAX_OCTETS 0x34
  281. #define ETH_MIB_GOOD_OCTETS_SENT_LOW 0x38
  282. #define ETH_MIB_GOOD_OCTETS_SENT_HIGH 0x3c
  283. #define ETH_MIB_GOOD_FRAMES_SENT 0x40
  284. #define ETH_MIB_EXCESSIVE_COLLISION 0x44
  285. #define ETH_MIB_MULTICAST_FRAMES_SENT 0x48
  286. #define ETH_MIB_BROADCAST_FRAMES_SENT 0x4c
  287. #define ETH_MIB_UNREC_MAC_CONTROL_RECEIVED 0x50
  288. #define ETH_MIB_FC_SENT 0x54
  289. #define ETH_MIB_GOOD_FC_RECEIVED 0x58
  290. #define ETH_MIB_BAD_FC_RECEIVED 0x5c
  291. #define ETH_MIB_UNDERSIZE_RECEIVED 0x60
  292. #define ETH_MIB_FRAGMENTS_RECEIVED 0x64
  293. #define ETH_MIB_OVERSIZE_RECEIVED 0x68
  294. #define ETH_MIB_JABBER_RECEIVED 0x6c
  295. #define ETH_MIB_MAC_RECEIVE_ERROR 0x70
  296. #define ETH_MIB_BAD_CRC_EVENT 0x74
  297. #define ETH_MIB_COLLISION 0x78
  298. #define ETH_MIB_LATE_COLLISION 0x7c
  299. /* Port serial status reg (PSR) */
  300. #define ETH_INTERFACE_GMII_MII 0
  301. #define ETH_INTERFACE_PCM BIT0
  302. #define ETH_LINK_IS_DOWN 0
  303. #define ETH_LINK_IS_UP BIT1
  304. #define ETH_PORT_AT_HALF_DUPLEX 0
  305. #define ETH_PORT_AT_FULL_DUPLEX BIT2
  306. #define ETH_RX_FLOW_CTRL_DISABLED 0
  307. #define ETH_RX_FLOW_CTRL_ENBALED BIT3
  308. #define ETH_GMII_SPEED_100_10 0
  309. #define ETH_GMII_SPEED_1000 BIT4
  310. #define ETH_MII_SPEED_10 0
  311. #define ETH_MII_SPEED_100 BIT5
  312. #define ETH_NO_TX 0
  313. #define ETH_TX_IN_PROGRESS BIT7
  314. #define ETH_BYPASS_NO_ACTIVE 0
  315. #define ETH_BYPASS_ACTIVE BIT8
  316. #define ETH_PORT_NOT_AT_PARTITION_STATE 0
  317. #define ETH_PORT_AT_PARTITION_STATE BIT9
  318. #define ETH_PORT_TX_FIFO_NOT_EMPTY 0
  319. #define ETH_PORT_TX_FIFO_EMPTY BIT10
  320. /* These macros describes the Port configuration reg (Px_cR) bits */
  321. #define ETH_UNICAST_NORMAL_MODE 0
  322. #define ETH_UNICAST_PROMISCUOUS_MODE BIT0
  323. #define ETH_DEFAULT_RX_QUEUE_0 0
  324. #define ETH_DEFAULT_RX_QUEUE_1 BIT1
  325. #define ETH_DEFAULT_RX_QUEUE_2 BIT2
  326. #define ETH_DEFAULT_RX_QUEUE_3 (BIT2 | BIT1)
  327. #define ETH_DEFAULT_RX_QUEUE_4 BIT3
  328. #define ETH_DEFAULT_RX_QUEUE_5 (BIT3 | BIT1)
  329. #define ETH_DEFAULT_RX_QUEUE_6 (BIT3 | BIT2)
  330. #define ETH_DEFAULT_RX_QUEUE_7 (BIT3 | BIT2 | BIT1)
  331. #define ETH_DEFAULT_RX_ARP_QUEUE_0 0
  332. #define ETH_DEFAULT_RX_ARP_QUEUE_1 BIT4
  333. #define ETH_DEFAULT_RX_ARP_QUEUE_2 BIT5
  334. #define ETH_DEFAULT_RX_ARP_QUEUE_3 (BIT5 | BIT4)
  335. #define ETH_DEFAULT_RX_ARP_QUEUE_4 BIT6
  336. #define ETH_DEFAULT_RX_ARP_QUEUE_5 (BIT6 | BIT4)
  337. #define ETH_DEFAULT_RX_ARP_QUEUE_6 (BIT6 | BIT5)
  338. #define ETH_DEFAULT_RX_ARP_QUEUE_7 (BIT6 | BIT5 | BIT4)
  339. #define ETH_RECEIVE_BC_IF_NOT_IP_OR_ARP 0
  340. #define ETH_REJECT_BC_IF_NOT_IP_OR_ARP BIT7
  341. #define ETH_RECEIVE_BC_IF_IP 0
  342. #define ETH_REJECT_BC_IF_IP BIT8
  343. #define ETH_RECEIVE_BC_IF_ARP 0
  344. #define ETH_REJECT_BC_IF_ARP BIT9
  345. #define ETH_TX_AM_NO_UPDATE_ERROR_SUMMARY BIT12
  346. #define ETH_CAPTURE_TCP_FRAMES_DIS 0
  347. #define ETH_CAPTURE_TCP_FRAMES_EN BIT14
  348. #define ETH_CAPTURE_UDP_FRAMES_DIS 0
  349. #define ETH_CAPTURE_UDP_FRAMES_EN BIT15
  350. #define ETH_DEFAULT_RX_TCP_QUEUE_0 0
  351. #define ETH_DEFAULT_RX_TCP_QUEUE_1 BIT16
  352. #define ETH_DEFAULT_RX_TCP_QUEUE_2 BIT17
  353. #define ETH_DEFAULT_RX_TCP_QUEUE_3 (BIT17 | BIT16)
  354. #define ETH_DEFAULT_RX_TCP_QUEUE_4 BIT18
  355. #define ETH_DEFAULT_RX_TCP_QUEUE_5 (BIT18 | BIT16)
  356. #define ETH_DEFAULT_RX_TCP_QUEUE_6 (BIT18 | BIT17)
  357. #define ETH_DEFAULT_RX_TCP_QUEUE_7 (BIT18 | BIT17 | BIT16)
  358. #define ETH_DEFAULT_RX_UDP_QUEUE_0 0
  359. #define ETH_DEFAULT_RX_UDP_QUEUE_1 BIT19
  360. #define ETH_DEFAULT_RX_UDP_QUEUE_2 BIT20
  361. #define ETH_DEFAULT_RX_UDP_QUEUE_3 (BIT20 | BIT19)
  362. #define ETH_DEFAULT_RX_UDP_QUEUE_4 (BIT21
  363. #define ETH_DEFAULT_RX_UDP_QUEUE_5 (BIT21 | BIT19)
  364. #define ETH_DEFAULT_RX_UDP_QUEUE_6 (BIT21 | BIT20)
  365. #define ETH_DEFAULT_RX_UDP_QUEUE_7 (BIT21 | BIT20 | BIT19)
  366. #define ETH_DEFAULT_RX_BPDU_QUEUE_0 0
  367. #define ETH_DEFAULT_RX_BPDU_QUEUE_1 BIT22
  368. #define ETH_DEFAULT_RX_BPDU_QUEUE_2 BIT23
  369. #define ETH_DEFAULT_RX_BPDU_QUEUE_3 (BIT23 | BIT22)
  370. #define ETH_DEFAULT_RX_BPDU_QUEUE_4 BIT24
  371. #define ETH_DEFAULT_RX_BPDU_QUEUE_5 (BIT24 | BIT22)
  372. #define ETH_DEFAULT_RX_BPDU_QUEUE_6 (BIT24 | BIT23)
  373. #define ETH_DEFAULT_RX_BPDU_QUEUE_7 (BIT24 | BIT23 | BIT22)
  374. /* These macros describes the Port configuration extend reg (Px_cXR) bits*/
  375. #define ETH_CLASSIFY_EN BIT0
  376. #define ETH_SPAN_BPDU_PACKETS_AS_NORMAL 0
  377. #define ETH_SPAN_BPDU_PACKETS_TO_RX_QUEUE_7 BIT1
  378. #define ETH_PARTITION_DISABLE 0
  379. #define ETH_PARTITION_ENABLE BIT2
  380. /* Tx/Rx queue command reg (RQCR/TQCR)*/
  381. #define ETH_QUEUE_0_ENABLE BIT0
  382. #define ETH_QUEUE_1_ENABLE BIT1
  383. #define ETH_QUEUE_2_ENABLE BIT2
  384. #define ETH_QUEUE_3_ENABLE BIT3
  385. #define ETH_QUEUE_4_ENABLE BIT4
  386. #define ETH_QUEUE_5_ENABLE BIT5
  387. #define ETH_QUEUE_6_ENABLE BIT6
  388. #define ETH_QUEUE_7_ENABLE BIT7
  389. #define ETH_QUEUE_0_DISABLE BIT8
  390. #define ETH_QUEUE_1_DISABLE BIT9
  391. #define ETH_QUEUE_2_DISABLE BIT10
  392. #define ETH_QUEUE_3_DISABLE BIT11
  393. #define ETH_QUEUE_4_DISABLE BIT12
  394. #define ETH_QUEUE_5_DISABLE BIT13
  395. #define ETH_QUEUE_6_DISABLE BIT14
  396. #define ETH_QUEUE_7_DISABLE BIT15
  397. /* These macros describes the Port Sdma configuration reg (SDCR) bits */
  398. #define ETH_RIFB BIT0
  399. #define ETH_RX_BURST_SIZE_1_64BIT 0
  400. #define ETH_RX_BURST_SIZE_2_64BIT BIT1
  401. #define ETH_RX_BURST_SIZE_4_64BIT BIT2
  402. #define ETH_RX_BURST_SIZE_8_64BIT (BIT2 | BIT1)
  403. #define ETH_RX_BURST_SIZE_16_64BIT BIT3
  404. #define ETH_BLM_RX_NO_SWAP BIT4
  405. #define ETH_BLM_RX_BYTE_SWAP 0
  406. #define ETH_BLM_TX_NO_SWAP BIT5
  407. #define ETH_BLM_TX_BYTE_SWAP 0
  408. #define ETH_DESCRIPTORS_BYTE_SWAP BIT6
  409. #define ETH_DESCRIPTORS_NO_SWAP 0
  410. #define ETH_TX_BURST_SIZE_1_64BIT 0
  411. #define ETH_TX_BURST_SIZE_2_64BIT BIT22
  412. #define ETH_TX_BURST_SIZE_4_64BIT BIT23
  413. #define ETH_TX_BURST_SIZE_8_64BIT (BIT23 | BIT22)
  414. #define ETH_TX_BURST_SIZE_16_64BIT BIT24
  415. /* These macros describes the Port serial control reg (PSCR) bits */
  416. #define ETH_SERIAL_PORT_DISABLE 0
  417. #define ETH_SERIAL_PORT_ENABLE BIT0
  418. #define ETH_FORCE_LINK_PASS BIT1
  419. #define ETH_DO_NOT_FORCE_LINK_PASS 0
  420. #define ETH_ENABLE_AUTO_NEG_FOR_DUPLX 0
  421. #define ETH_DISABLE_AUTO_NEG_FOR_DUPLX BIT2
  422. #define ETH_ENABLE_AUTO_NEG_FOR_FLOW_CTRL 0
  423. #define ETH_DISABLE_AUTO_NEG_FOR_FLOW_CTRL BIT3
  424. #define ETH_ADV_NO_FLOW_CTRL 0
  425. #define ETH_ADV_SYMMETRIC_FLOW_CTRL BIT4
  426. #define ETH_FORCE_FC_MODE_NO_PAUSE_DIS_TX 0
  427. #define ETH_FORCE_FC_MODE_TX_PAUSE_DIS BIT5
  428. #define ETH_FORCE_BP_MODE_NO_JAM 0
  429. #define ETH_FORCE_BP_MODE_JAM_TX BIT7
  430. #define ETH_FORCE_BP_MODE_JAM_TX_ON_RX_ERR BIT8
  431. #define ETH_FORCE_LINK_FAIL 0
  432. #define ETH_DO_NOT_FORCE_LINK_FAIL BIT10
  433. #define ETH_RETRANSMIT_16_ETTEMPTS 0
  434. #define ETH_RETRANSMIT_FOREVER BIT11
  435. #define ETH_DISABLE_AUTO_NEG_SPEED_GMII BIT13
  436. #define ETH_ENABLE_AUTO_NEG_SPEED_GMII 0
  437. #define ETH_DTE_ADV_0 0
  438. #define ETH_DTE_ADV_1 BIT14
  439. #define ETH_DISABLE_AUTO_NEG_BYPASS 0
  440. #define ETH_ENABLE_AUTO_NEG_BYPASS BIT15
  441. #define ETH_AUTO_NEG_NO_CHANGE 0
  442. #define ETH_RESTART_AUTO_NEG BIT16
  443. #define ETH_MAX_RX_PACKET_1518BYTE 0
  444. #define ETH_MAX_RX_PACKET_1522BYTE BIT17
  445. #define ETH_MAX_RX_PACKET_1552BYTE BIT18
  446. #define ETH_MAX_RX_PACKET_9022BYTE (BIT18 | BIT17)
  447. #define ETH_MAX_RX_PACKET_9192BYTE BIT19
  448. #define ETH_MAX_RX_PACKET_9700BYTE (BIT19 | BIT17)
  449. #define ETH_SET_EXT_LOOPBACK BIT20
  450. #define ETH_CLR_EXT_LOOPBACK 0
  451. #define ETH_SET_FULL_DUPLEX_MODE BIT21
  452. #define ETH_SET_HALF_DUPLEX_MODE 0
  453. #define ETH_ENABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX BIT22
  454. #define ETH_DISABLE_FLOW_CTRL_TX_RX_IN_FULL_DUPLEX 0
  455. #define ETH_SET_GMII_SPEED_TO_10_100 0
  456. #define ETH_SET_GMII_SPEED_TO_1000 BIT23
  457. #define ETH_SET_MII_SPEED_TO_10 0
  458. #define ETH_SET_MII_SPEED_TO_100 BIT24
  459. /* SMI reg */
  460. #define ETH_SMI_BUSY BIT28 /* 0 - Write, 1 - Read */
  461. #define ETH_SMI_READ_VALID BIT27 /* 0 - Write, 1 - Read */
  462. #define ETH_SMI_OPCODE_WRITE 0 /* Completion of Read operation */
  463. #define ETH_SMI_OPCODE_READ BIT26 /* Operation is in progress */
  464. /* SDMA command status fields macros */
  465. /* Tx & Rx descriptors status */
  466. #define ETH_ERROR_SUMMARY (BIT0)
  467. /* Tx & Rx descriptors command */
  468. #define ETH_BUFFER_OWNED_BY_DMA (BIT31)
  469. /* Tx descriptors status */
  470. #define ETH_LC_ERROR (0 )
  471. #define ETH_UR_ERROR (BIT1 )
  472. #define ETH_RL_ERROR (BIT2 )
  473. #define ETH_LLC_SNAP_FORMAT (BIT9 )
  474. /* Rx descriptors status */
  475. #define ETH_CRC_ERROR (0 )
  476. #define ETH_OVERRUN_ERROR (BIT1 )
  477. #define ETH_MAX_FRAME_LENGTH_ERROR (BIT2 )
  478. #define ETH_RESOURCE_ERROR ((BIT2 | BIT1))
  479. #define ETH_VLAN_TAGGED (BIT19)
  480. #define ETH_BPDU_FRAME (BIT20)
  481. #define ETH_TCP_FRAME_OVER_IP_V_4 (0 )
  482. #define ETH_UDP_FRAME_OVER_IP_V_4 (BIT21)
  483. #define ETH_OTHER_FRAME_TYPE (BIT22)
  484. #define ETH_LAYER_2_IS_ETH_V_2 (BIT23)
  485. #define ETH_FRAME_TYPE_IP_V_4 (BIT24)
  486. #define ETH_FRAME_HEADER_OK (BIT25)
  487. #define ETH_RX_LAST_DESC (BIT26)
  488. #define ETH_RX_FIRST_DESC (BIT27)
  489. #define ETH_UNKNOWN_DESTINATION_ADDR (BIT28)
  490. #define ETH_RX_ENABLE_INTERRUPT (BIT29)
  491. #define ETH_LAYER_4_CHECKSUM_OK (BIT30)
  492. /* Rx descriptors byte count */
  493. #define ETH_FRAME_FRAGMENTED (BIT2)
  494. /* Tx descriptors command */
  495. #define ETH_LAYER_4_CHECKSUM_FIRST_DESC (BIT10)
  496. #define ETH_FRAME_SET_TO_VLAN (BIT15)
  497. #define ETH_TCP_FRAME (0 )
  498. #define ETH_UDP_FRAME (BIT16)
  499. #define ETH_GEN_TCP_UDP_CHECKSUM (BIT17)
  500. #define ETH_GEN_IP_V_4_CHECKSUM (BIT18)
  501. #define ETH_ZERO_PADDING (BIT19)
  502. #define ETH_TX_LAST_DESC (BIT20)
  503. #define ETH_TX_FIRST_DESC (BIT21)
  504. #define ETH_GEN_CRC (BIT22)
  505. #define ETH_TX_ENABLE_INTERRUPT (BIT23)
  506. #define ETH_AUTO_MODE (BIT30)
  507. /* Address decode parameters */
  508. /* Ethernet Base Address Register bits */
  509. #define EBAR_TARGET_DRAM 0x00000000
  510. #define EBAR_TARGET_DEVICE 0x00000001
  511. #define EBAR_TARGET_CBS 0x00000002
  512. #define EBAR_TARGET_PCI0 0x00000003
  513. #define EBAR_TARGET_PCI1 0x00000004
  514. #define EBAR_TARGET_CUNIT 0x00000005
  515. #define EBAR_TARGET_AUNIT 0x00000006
  516. #define EBAR_TARGET_GUNIT 0x00000007
  517. /* Window attributes */
  518. #define EBAR_ATTR_DRAM_CS0 0x00000E00
  519. #define EBAR_ATTR_DRAM_CS1 0x00000D00
  520. #define EBAR_ATTR_DRAM_CS2 0x00000B00
  521. #define EBAR_ATTR_DRAM_CS3 0x00000700
  522. /* DRAM Target interface */
  523. #define EBAR_ATTR_DRAM_NO_CACHE_COHERENCY 0x00000000
  524. #define EBAR_ATTR_DRAM_CACHE_COHERENCY_WT 0x00001000
  525. #define EBAR_ATTR_DRAM_CACHE_COHERENCY_WB 0x00002000
  526. /* Device Bus Target interface */
  527. #define EBAR_ATTR_DEVICE_DEVCS0 0x00001E00
  528. #define EBAR_ATTR_DEVICE_DEVCS1 0x00001D00
  529. #define EBAR_ATTR_DEVICE_DEVCS2 0x00001B00
  530. #define EBAR_ATTR_DEVICE_DEVCS3 0x00001700
  531. #define EBAR_ATTR_DEVICE_BOOTCS3 0x00000F00
  532. /* PCI Target interface */
  533. #define EBAR_ATTR_PCI_BYTE_SWAP 0x00000000
  534. #define EBAR_ATTR_PCI_NO_SWAP 0x00000100
  535. #define EBAR_ATTR_PCI_BYTE_WORD_SWAP 0x00000200
  536. #define EBAR_ATTR_PCI_WORD_SWAP 0x00000300
  537. #define EBAR_ATTR_PCI_NO_SNOOP_NOT_ASSERT 0x00000000
  538. #define EBAR_ATTR_PCI_NO_SNOOP_ASSERT 0x00000400
  539. #define EBAR_ATTR_PCI_IO_SPACE 0x00000000
  540. #define EBAR_ATTR_PCI_MEMORY_SPACE 0x00000800
  541. #define EBAR_ATTR_PCI_REQ64_FORCE 0x00000000
  542. #define EBAR_ATTR_PCI_REQ64_SIZE 0x00001000
  543. /* CPU 60x bus or internal SRAM interface */
  544. #define EBAR_ATTR_CBS_SRAM_BLOCK0 0x00000000
  545. #define EBAR_ATTR_CBS_SRAM_BLOCK1 0x00000100
  546. #define EBAR_ATTR_CBS_SRAM 0x00000000
  547. #define EBAR_ATTR_CBS_CPU_BUS 0x00000800
  548. /* Window access control */
  549. #define EWIN_ACCESS_NOT_ALLOWED 0
  550. #define EWIN_ACCESS_READ_ONLY BIT0
  551. #define EWIN_ACCESS_FULL (BIT1 | BIT0)
  552. #define EWIN0_ACCESS_MASK 0x0003
  553. #define EWIN1_ACCESS_MASK 0x000C
  554. #define EWIN2_ACCESS_MASK 0x0030
  555. #define EWIN3_ACCESS_MASK 0x00C0
  556. /* typedefs */
  557. typedef enum _eth_port
  558. {
  559. ETH_0 = 0,
  560. ETH_1 = 1,
  561. ETH_2 = 2
  562. }ETH_PORT;
  563. typedef enum _eth_func_ret_status
  564. {
  565. ETH_OK, /* Returned as expected. */
  566. ETH_ERROR, /* Fundamental error. */
  567. ETH_RETRY, /* Could not process request. Try later. */
  568. ETH_END_OF_JOB, /* Ring has nothing to process. */
  569. ETH_QUEUE_FULL, /* Ring resource error. */
  570. ETH_QUEUE_LAST_RESOURCE /* Ring resources about to exhaust. */
  571. }ETH_FUNC_RET_STATUS;
  572. typedef enum _eth_queue
  573. {
  574. ETH_Q0 = 0,
  575. ETH_Q1 = 1,
  576. ETH_Q2 = 2,
  577. ETH_Q3 = 3,
  578. ETH_Q4 = 4,
  579. ETH_Q5 = 5,
  580. ETH_Q6 = 6,
  581. ETH_Q7 = 7
  582. } ETH_QUEUE;
  583. typedef enum _addr_win
  584. {
  585. ETH_WIN0,
  586. ETH_WIN1,
  587. ETH_WIN2,
  588. ETH_WIN3,
  589. ETH_WIN4,
  590. ETH_WIN5
  591. } ETH_ADDR_WIN;
  592. typedef enum _eth_target
  593. {
  594. ETH_TARGET_DRAM ,
  595. ETH_TARGET_DEVICE,
  596. ETH_TARGET_CBS ,
  597. ETH_TARGET_PCI0 ,
  598. ETH_TARGET_PCI1
  599. }ETH_TARGET;
  600. typedef struct _eth_rx_desc
  601. {
  602. unsigned short byte_cnt ; /* Descriptor buffer byte count */
  603. unsigned short buf_size ; /* Buffer size */
  604. unsigned int cmd_sts ; /* Descriptor command status */
  605. unsigned int next_desc_ptr; /* Next descriptor pointer */
  606. unsigned int buf_ptr ; /* Descriptor buffer pointer */
  607. unsigned int return_info ; /* User resource return information */
  608. } ETH_RX_DESC;
  609. typedef struct _eth_tx_desc
  610. {
  611. unsigned short byte_cnt ; /* Descriptor buffer byte count */
  612. unsigned short l4i_chk ; /* CPU provided TCP Checksum */
  613. unsigned int cmd_sts ; /* Descriptor command status */
  614. unsigned int next_desc_ptr; /* Next descriptor pointer */
  615. unsigned int buf_ptr ; /* Descriptor buffer pointer */
  616. unsigned int return_info ; /* User resource return information */
  617. } ETH_TX_DESC;
  618. /* Unified struct for Rx and Tx operations. The user is not required to */
  619. /* be familier with neither Tx nor Rx descriptors. */
  620. typedef struct _pkt_info
  621. {
  622. unsigned short byte_cnt ; /* Descriptor buffer byte count */
  623. unsigned short l4i_chk ; /* Tx CPU provided TCP Checksum */
  624. unsigned int cmd_sts ; /* Descriptor command status */
  625. unsigned int buf_ptr ; /* Descriptor buffer pointer */
  626. unsigned int return_info ; /* User resource return information */
  627. } PKT_INFO;
  628. typedef struct _eth_win_param
  629. {
  630. ETH_ADDR_WIN win; /* Window number. See ETH_ADDR_WIN enum */
  631. ETH_TARGET target; /* System targets. See ETH_TARGET enum */
  632. unsigned short attributes; /* BAR attributes. See above macros. */
  633. unsigned int base_addr; /* Window base address in unsigned int form */
  634. unsigned int high_addr; /* Window high address in unsigned int form */
  635. unsigned int size; /* Size in MBytes. Must be % 64Kbyte. */
  636. bool enable; /* Enable/disable access to the window. */
  637. unsigned short access_ctrl; /* Access ctrl register. see above macros */
  638. } ETH_WIN_PARAM;
  639. /* Ethernet port specific infomation */
  640. typedef struct _eth_port_ctrl
  641. {
  642. ETH_PORT port_num; /* User Ethernet port number */
  643. int port_phy_addr; /* User phy address of Ethrnet port */
  644. unsigned char port_mac_addr[6]; /* User defined port MAC address. */
  645. unsigned int port_config; /* User port configuration value */
  646. unsigned int port_config_extend; /* User port config extend value */
  647. unsigned int port_sdma_config; /* User port SDMA config value */
  648. unsigned int port_serial_control; /* User port serial control value */
  649. unsigned int port_tx_queue_command; /* Port active Tx queues summary */
  650. unsigned int port_rx_queue_command; /* Port active Rx queues summary */
  651. /* User function to cast virtual address to CPU bus address */
  652. unsigned int (*port_virt_to_phys)(unsigned int addr);
  653. /* User scratch pad for user specific data structures */
  654. void *port_private;
  655. bool rx_resource_err[MAX_RX_QUEUE_NUM]; /* Rx ring resource error flag */
  656. bool tx_resource_err[MAX_TX_QUEUE_NUM]; /* Tx ring resource error flag */
  657. /* Tx/Rx rings managment indexes fields. For driver use */
  658. /* Next available Rx resource */
  659. volatile ETH_RX_DESC *p_rx_curr_desc_q[MAX_RX_QUEUE_NUM];
  660. /* Returning Rx resource */
  661. volatile ETH_RX_DESC *p_rx_used_desc_q[MAX_RX_QUEUE_NUM];
  662. /* Next available Tx resource */
  663. volatile ETH_TX_DESC *p_tx_curr_desc_q[MAX_TX_QUEUE_NUM];
  664. /* Returning Tx resource */
  665. volatile ETH_TX_DESC *p_tx_used_desc_q[MAX_TX_QUEUE_NUM];
  666. /* An extra Tx index to support transmit of multiple buffers per packet */
  667. volatile ETH_TX_DESC *p_tx_first_desc_q[MAX_TX_QUEUE_NUM];
  668. /* Tx/Rx rings size and base variables fields. For driver use */
  669. volatile ETH_RX_DESC *p_rx_desc_area_base[MAX_RX_QUEUE_NUM];
  670. unsigned int rx_desc_area_size[MAX_RX_QUEUE_NUM];
  671. char *p_rx_buffer_base[MAX_RX_QUEUE_NUM];
  672. volatile ETH_TX_DESC *p_tx_desc_area_base[MAX_TX_QUEUE_NUM];
  673. unsigned int tx_desc_area_size[MAX_TX_QUEUE_NUM];
  674. char *p_tx_buffer_base[MAX_TX_QUEUE_NUM];
  675. } ETH_PORT_INFO;
  676. /* ethernet.h API list */
  677. /* Port operation control routines */
  678. static void eth_port_init (ETH_PORT_INFO *p_eth_port_ctrl);
  679. static void eth_port_reset(ETH_PORT eth_port_num);
  680. static bool eth_port_start(ETH_PORT_INFO *p_eth_port_ctrl);
  681. /* Port MAC address routines */
  682. static void eth_port_uc_addr_set (ETH_PORT eth_port_num,
  683. unsigned char *p_addr,
  684. ETH_QUEUE queue);
  685. #if 0 /* FIXME */
  686. static void eth_port_mc_addr (ETH_PORT eth_port_num,
  687. unsigned char *p_addr,
  688. ETH_QUEUE queue,
  689. int option);
  690. #endif
  691. /* PHY and MIB routines */
  692. static bool ethernet_phy_reset(ETH_PORT eth_port_num);
  693. static bool eth_port_write_smi_reg(ETH_PORT eth_port_num,
  694. unsigned int phy_reg,
  695. unsigned int value);
  696. static bool eth_port_read_smi_reg(ETH_PORT eth_port_num,
  697. unsigned int phy_reg,
  698. unsigned int* value);
  699. static void eth_clear_mib_counters(ETH_PORT eth_port_num);
  700. /* Port data flow control routines */
  701. static ETH_FUNC_RET_STATUS eth_port_send (ETH_PORT_INFO *p_eth_port_ctrl,
  702. ETH_QUEUE tx_queue,
  703. PKT_INFO *p_pkt_info);
  704. static ETH_FUNC_RET_STATUS eth_tx_return_desc(ETH_PORT_INFO *p_eth_port_ctrl,
  705. ETH_QUEUE tx_queue,
  706. PKT_INFO *p_pkt_info);
  707. static ETH_FUNC_RET_STATUS eth_port_receive (ETH_PORT_INFO *p_eth_port_ctrl,
  708. ETH_QUEUE rx_queue,
  709. PKT_INFO *p_pkt_info);
  710. static ETH_FUNC_RET_STATUS eth_rx_return_buff(ETH_PORT_INFO *p_eth_port_ctrl,
  711. ETH_QUEUE rx_queue,
  712. PKT_INFO *p_pkt_info);
  713. static bool ether_init_tx_desc_ring(ETH_PORT_INFO *p_eth_port_ctrl,
  714. ETH_QUEUE tx_queue,
  715. int tx_desc_num,
  716. int tx_buff_size,
  717. unsigned int tx_desc_base_addr,
  718. unsigned int tx_buff_base_addr);
  719. static bool ether_init_rx_desc_ring(ETH_PORT_INFO *p_eth_port_ctrl,
  720. ETH_QUEUE rx_queue,
  721. int rx_desc_num,
  722. int rx_buff_size,
  723. unsigned int rx_desc_base_addr,
  724. unsigned int rx_buff_base_addr);
  725. #endif /* MV64460_ETH_ */