km83xx.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * Copyright (C) 2007 Logic Product Development, Inc.
  6. * Peter Barada <peterb@logicpd.com>
  7. *
  8. * Copyright (C) 2007 MontaVista Software, Inc.
  9. * Anton Vorontsov <avorontsov@ru.mvista.com>
  10. *
  11. * (C) Copyright 2008 - 2010
  12. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. */
  19. #include <common.h>
  20. #include <ioports.h>
  21. #include <mpc83xx.h>
  22. #include <i2c.h>
  23. #include <miiphy.h>
  24. #include <asm/io.h>
  25. #include <asm/mmu.h>
  26. #include <asm/processor.h>
  27. #include <pci.h>
  28. #include <libfdt.h>
  29. #include <post.h>
  30. #include "../common/common.h"
  31. const qe_iop_conf_t qe_iop_conf_tab[] = {
  32. /* port pin dir open_drain assign */
  33. #if defined(CONFIG_MPC8360)
  34. /* MDIO */
  35. {0, 1, 3, 0, 2}, /* MDIO */
  36. {0, 2, 1, 0, 1}, /* MDC */
  37. /* UCC4 - UEC */
  38. {1, 14, 1, 0, 1}, /* TxD0 */
  39. {1, 15, 1, 0, 1}, /* TxD1 */
  40. {1, 20, 2, 0, 1}, /* RxD0 */
  41. {1, 21, 2, 0, 1}, /* RxD1 */
  42. {1, 18, 1, 0, 1}, /* TX_EN */
  43. {1, 26, 2, 0, 1}, /* RX_DV */
  44. {1, 27, 2, 0, 1}, /* RX_ER */
  45. {1, 24, 2, 0, 1}, /* COL */
  46. {1, 25, 2, 0, 1}, /* CRS */
  47. {2, 15, 2, 0, 1}, /* TX_CLK - CLK16 */
  48. {2, 16, 2, 0, 1}, /* RX_CLK - CLK17 */
  49. /* DUART - UART2 */
  50. {5, 0, 1, 0, 2}, /* UART2_SOUT */
  51. {5, 2, 1, 0, 1}, /* UART2_RTS */
  52. {5, 3, 2, 0, 2}, /* UART2_SIN */
  53. {5, 1, 2, 0, 3}, /* UART2_CTS */
  54. #elif !defined(CONFIG_MPC8309)
  55. /* Local Bus */
  56. {0, 16, 1, 0, 3}, /* LA00 */
  57. {0, 17, 1, 0, 3}, /* LA01 */
  58. {0, 18, 1, 0, 3}, /* LA02 */
  59. {0, 19, 1, 0, 3}, /* LA03 */
  60. {0, 20, 1, 0, 3}, /* LA04 */
  61. {0, 21, 1, 0, 3}, /* LA05 */
  62. {0, 22, 1, 0, 3}, /* LA06 */
  63. {0, 23, 1, 0, 3}, /* LA07 */
  64. {0, 24, 1, 0, 3}, /* LA08 */
  65. {0, 25, 1, 0, 3}, /* LA09 */
  66. {0, 26, 1, 0, 3}, /* LA10 */
  67. {0, 27, 1, 0, 3}, /* LA11 */
  68. {0, 28, 1, 0, 3}, /* LA12 */
  69. {0, 29, 1, 0, 3}, /* LA13 */
  70. {0, 30, 1, 0, 3}, /* LA14 */
  71. {0, 31, 1, 0, 3}, /* LA15 */
  72. /* MDIO */
  73. {3, 4, 3, 0, 2}, /* MDIO */
  74. {3, 5, 1, 0, 2}, /* MDC */
  75. /* UCC4 - UEC */
  76. {1, 18, 1, 0, 1}, /* TxD0 */
  77. {1, 19, 1, 0, 1}, /* TxD1 */
  78. {1, 22, 2, 0, 1}, /* RxD0 */
  79. {1, 23, 2, 0, 1}, /* RxD1 */
  80. {1, 26, 2, 0, 1}, /* RxER */
  81. {1, 28, 2, 0, 1}, /* Rx_DV */
  82. {1, 30, 1, 0, 1}, /* TxEN */
  83. {1, 31, 2, 0, 1}, /* CRS */
  84. {3, 10, 2, 0, 3}, /* TxCLK->CLK17 */
  85. #endif
  86. /* END of table */
  87. {0, 0, 0, 0, QE_IOP_TAB_END},
  88. };
  89. static int board_init_i2c_busses(void)
  90. {
  91. I2C_MUX_DEVICE *dev = NULL;
  92. uchar *buf;
  93. /* Set up the Bus for the DTTs */
  94. buf = (unsigned char *) getenv("dtt_bus");
  95. if (buf != NULL)
  96. dev = i2c_mux_ident_muxstring(buf);
  97. if (dev == NULL) {
  98. printf("Error couldn't add Bus for DTT\n");
  99. printf("please setup dtt_bus to where your\n");
  100. printf("DTT is found.\n");
  101. }
  102. return 0;
  103. }
  104. #if defined(CONFIG_SUVD3)
  105. const uint upma_table[] = {
  106. 0x1ffedc00, 0x0ffcdc80, 0x0ffcdc80, 0x0ffcdc04, /* Words 0 to 3 */
  107. 0x0ffcdc00, 0xffffcc00, 0xffffcc01, 0xfffffc01, /* Words 4 to 7 */
  108. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 8 to 11 */
  109. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 12 to 15 */
  110. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 16 to 19 */
  111. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 20 to 23 */
  112. 0x9cfffc00, 0x00fffc80, 0x00fffc80, 0x00fffc00, /* Words 24 to 27 */
  113. 0xffffec04, 0xffffec01, 0xfffffc01, 0xfffffc01, /* Words 28 to 31 */
  114. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 32 to 35 */
  115. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 36 to 39 */
  116. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 40 to 43 */
  117. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 44 to 47 */
  118. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 48 to 51 */
  119. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 52 to 55 */
  120. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01, /* Words 56 to 59 */
  121. 0xfffffc01, 0xfffffc01, 0xfffffc01, 0xfffffc01 /* Words 60 to 63 */
  122. };
  123. #endif
  124. int board_early_init_r(void)
  125. {
  126. struct km_bec_fpga *base =
  127. (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
  128. #if defined(CONFIG_SUVD3)
  129. immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  130. fsl_lbc_t *lbc = &immap->im_lbc;
  131. u32 *mxmr = &lbc->mamr;
  132. #endif
  133. #if defined(CONFIG_MPC8360)
  134. unsigned short svid;
  135. /*
  136. * Because of errata in the UCCs, we have to write to the reserved
  137. * registers to slow the clocks down.
  138. */
  139. svid = SVR_REV(mfspr(SVR));
  140. switch (svid) {
  141. case 0x0020:
  142. /*
  143. * MPC8360ECE.pdf QE_ENET10 table 4:
  144. * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
  145. * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
  146. */
  147. setbits_be32((void *)(CONFIG_SYS_IMMR + 0x14a8), 0x0c003000);
  148. break;
  149. case 0x0021:
  150. /*
  151. * MPC8360ECE.pdf QE_ENET10 table 4:
  152. * IMMR + 0x14AC[24:27] = 1010
  153. */
  154. clrsetbits_be32((void *)(CONFIG_SYS_IMMR + 0x14ac),
  155. 0x00000050, 0x000000a0);
  156. break;
  157. }
  158. #endif
  159. /* enable the PHY on the PIGGY */
  160. setbits_8(&base->pgy_eth, 0x01);
  161. /* enable the Unit LED (green) */
  162. setbits_8(&base->oprth, WRL_BOOT);
  163. /* enable Application Buffer */
  164. setbits_8(&base->oprtl, OPRTL_XBUFENA);
  165. #if defined(CONFIG_SUVD3)
  166. /* configure UPMA for APP1 */
  167. upmconfig(UPMA, (uint *) upma_table,
  168. sizeof(upma_table) / sizeof(uint));
  169. out_be32(mxmr, CONFIG_SYS_MAMR);
  170. #endif
  171. return 0;
  172. }
  173. int misc_init_r(void)
  174. {
  175. /* add board specific i2c busses */
  176. board_init_i2c_busses();
  177. return 0;
  178. }
  179. int last_stage_init(void)
  180. {
  181. #if defined(CONFIG_KMCOGE5NE)
  182. struct bfticu_iomap *base =
  183. (struct bfticu_iomap *)CONFIG_SYS_BFTIC3_BASE;
  184. u8 dip_switch = in_8((u8 *)&(base->mswitch)) & BFTICU_DIPSWITCH_MASK;
  185. if (dip_switch != 0) {
  186. /* start bootloader */
  187. puts("DIP: Enabled\n");
  188. setenv("actual_bank", "0");
  189. }
  190. #endif
  191. set_km_env();
  192. return 0;
  193. }
  194. int fixed_sdram(void)
  195. {
  196. immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  197. u32 msize = 0;
  198. u32 ddr_size;
  199. u32 ddr_size_log2;
  200. out_be32(&im->sysconf.ddrlaw[0].ar, (LAWAR_EN | 0x1e));
  201. out_be32(&im->ddr.csbnds[0].csbnds, (CONFIG_SYS_DDR_CS0_BNDS) | 0x7f);
  202. out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
  203. out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
  204. out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
  205. out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
  206. out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
  207. out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
  208. out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
  209. out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
  210. out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
  211. out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
  212. out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL);
  213. udelay(200);
  214. setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
  215. msize = CONFIG_SYS_DDR_SIZE << 20;
  216. disable_addr_trans();
  217. msize = get_ram_size(CONFIG_SYS_DDR_BASE, msize);
  218. enable_addr_trans();
  219. msize /= (1024 * 1024);
  220. if (CONFIG_SYS_DDR_SIZE != msize) {
  221. for (ddr_size = msize << 20, ddr_size_log2 = 0;
  222. (ddr_size > 1);
  223. ddr_size = ddr_size >> 1, ddr_size_log2++)
  224. if (ddr_size & 1)
  225. return -1;
  226. out_be32(&im->sysconf.ddrlaw[0].ar,
  227. (LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE)));
  228. out_be32(&im->ddr.csbnds[0].csbnds,
  229. (((msize / 16) - 1) & 0xff));
  230. }
  231. return msize;
  232. }
  233. phys_size_t initdram(int board_type)
  234. {
  235. immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  236. u32 msize = 0;
  237. if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
  238. return -1;
  239. out_be32(&im->sysconf.ddrlaw[0].bar,
  240. CONFIG_SYS_DDR_BASE & LAWBAR_BAR);
  241. msize = fixed_sdram();
  242. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  243. /*
  244. * Initialize DDR ECC byte
  245. */
  246. ddr_enable_ecc(msize * 1024 * 1024);
  247. #endif
  248. /* return total bus SDRAM size(bytes) -- DDR */
  249. return msize * 1024 * 1024;
  250. }
  251. int checkboard(void)
  252. {
  253. puts("Board: Keymile " CONFIG_KM_BOARD_NAME);
  254. if (ethernet_present())
  255. puts(" with PIGGY.");
  256. puts("\n");
  257. return 0;
  258. }
  259. #if defined(CONFIG_OF_BOARD_SETUP)
  260. void ft_board_setup(void *blob, bd_t *bd)
  261. {
  262. ft_cpu_setup(blob, bd);
  263. }
  264. #endif
  265. #if defined(CONFIG_HUSH_INIT_VAR)
  266. int hush_init_var(void)
  267. {
  268. ivm_read_eeprom();
  269. return 0;
  270. }
  271. #endif
  272. #if defined(CONFIG_POST)
  273. int post_hotkeys_pressed(void)
  274. {
  275. int testpin = 0;
  276. struct km_bec_fpga *base =
  277. (struct km_bec_fpga *)CONFIG_SYS_KMBEC_FPGA_BASE;
  278. int testpin_reg = in_8(&base->CONFIG_TESTPIN_REG);
  279. testpin = (testpin_reg & CONFIG_TESTPIN_MASK) != 0;
  280. debug("post_hotkeys_pressed: %d\n", !testpin);
  281. return testpin;
  282. }
  283. ulong post_word_load(void)
  284. {
  285. void* addr = (ulong *) (CPM_POST_WORD_ADDR);
  286. debug("post_word_load 0x%08lX: 0x%08X\n", (ulong)addr, in_le32(addr));
  287. return in_le32(addr);
  288. }
  289. void post_word_store(ulong value)
  290. {
  291. void* addr = (ulong *) (CPM_POST_WORD_ADDR);
  292. debug("post_word_store 0x%08lX: 0x%08lX\n", (ulong)addr, value);
  293. out_le32(addr, value);
  294. }
  295. int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
  296. {
  297. *vstart = CONFIG_SYS_MEMTEST_START;
  298. *size = CONFIG_SYS_MEMTEST_END - CONFIG_SYS_MEMTEST_START;
  299. debug("arch_memory_test_prepare 0x%08X 0x%08X\n", *vstart, *size);
  300. return 0;
  301. }
  302. #endif