smmaco4.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382
  1. /*
  2. * (C) Copyright 2003-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004-2005
  6. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
  35. #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
  36. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  37. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  38. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  39. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  40. /*
  41. * Serial console configuration
  42. */
  43. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  44. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  45. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  46. /* Partitions */
  47. #define CONFIG_MAC_PARTITION
  48. #define CONFIG_DOS_PARTITION
  49. #define CONFIG_ISO_PARTITION
  50. /* POST support */
  51. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
  52. CONFIG_SYS_POST_CPU | \
  53. CONFIG_SYS_POST_I2C)
  54. #ifdef CONFIG_POST
  55. /* preserve space for the post_word at end of on-chip SRAM */
  56. #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  57. #endif
  58. /*
  59. * BOOTP options
  60. */
  61. #define CONFIG_BOOTP_BOOTFILESIZE
  62. #define CONFIG_BOOTP_BOOTPATH
  63. #define CONFIG_BOOTP_GATEWAY
  64. #define CONFIG_BOOTP_HOSTNAME
  65. /*
  66. * Command line configuration.
  67. */
  68. #include <config_cmd_default.h>
  69. #define CONFIG_CMD_ASKENV
  70. #define CONFIG_CMD_DATE
  71. #define CONFIG_CMD_DHCP
  72. #define CONFIG_CMD_ECHO
  73. #define CONFIG_CMD_EEPROM
  74. #define CONFIG_CMD_I2C
  75. #define CONFIG_CMD_JFFS2
  76. #define CONFIG_CMD_MII
  77. #define CONFIG_CMD_NFS
  78. #define CONFIG_CMD_PING
  79. #define CONFIG_CMD_REGINFO
  80. #define CONFIG_CMD_SNTP
  81. #ifdef CONFIG_POST
  82. #define CONFIG_CMD_DIAG
  83. #endif
  84. #define CONFIG_TIMESTAMP /* display image timestamps */
  85. #if (TEXT_BASE == 0xFC000000) /* Boot low */
  86. # define CONFIG_SYS_LOWBOOT 1
  87. #endif
  88. /*
  89. * Autobooting
  90. */
  91. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  92. #define CONFIG_PREBOOT "echo;" \
  93. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  94. "echo"
  95. #undef CONFIG_BOOTARGS
  96. #define CONFIG_EXTRA_ENV_SETTINGS \
  97. "netdev=eth0\0" \
  98. "rootpath=/opt/eldk/ppc_6xx\0" \
  99. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  100. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  101. "nfsroot=${serverip}:${rootpath}\0" \
  102. "addip=setenv bootargs ${bootargs} " \
  103. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  104. ":${hostname}:${netdev}:off panic=1\0" \
  105. "flash_self=run ramargs addip;" \
  106. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  107. "flash_nfs=run nfsargs addip;" \
  108. "bootm ${kernel_addr}\0" \
  109. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  110. "bootfile=/tftpboot/smmaco4/uImage\0" \
  111. "load=tftp 200000 ${u-boot}\0" \
  112. "u-boot=/tftpboot/smmaco4/u-boot.bin\0" \
  113. "update=protect off FC000000 FC05FFFF;" \
  114. "erase FC000000 FC05FFFF;" \
  115. "cp.b 200000 FC000000 ${filesize};" \
  116. "protect on FC000000 FC05FFFF\0" \
  117. ""
  118. #define CONFIG_BOOTCOMMAND "run net_nfs"
  119. /*
  120. * IPB Bus clocking configuration.
  121. */
  122. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  123. #if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK)
  124. /*
  125. * PCI Bus clocking configuration
  126. *
  127. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  128. * CONFIG_SYS_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  129. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  130. */
  131. #define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  132. #endif
  133. /*
  134. * I2C configuration
  135. */
  136. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  137. #ifdef CONFIG_TQM5200_REV100
  138. #define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
  139. #else
  140. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
  141. #endif
  142. /*
  143. * I2C clock frequency
  144. *
  145. * Please notice, that the resulting clock frequency could differ from the
  146. * configured value. This is because the I2C clock is derived from system
  147. * clock over a frequency divider with only a few divider values. U-boot
  148. * calculates the best approximation for CONFIG_SYS_I2C_SPEED. However the calculated
  149. * approximation allways lies below the configured value, never above.
  150. */
  151. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  152. #define CONFIG_SYS_I2C_SLAVE 0x7F
  153. /*
  154. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
  155. * also). For other EEPROMs configuration should be verified. On Mini-FAP the
  156. * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
  157. * same configuration could be used.
  158. */
  159. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  160. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  161. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  162. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
  163. /*
  164. * Flash configuration
  165. */
  166. #define CONFIG_SYS_FLASH_BASE TEXT_BASE /* 0xFC000000 */
  167. /* use CFI flash driver if no module variant is spezified */
  168. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  169. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  170. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
  171. #define CONFIG_SYS_FLASH_EMPTY_INFO
  172. #define CONFIG_SYS_FLASH_SIZE 0x04000000 /* 64 MByte */
  173. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  174. #undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
  175. #if !defined(CONFIG_SYS_LOWBOOT)
  176. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00760000 + 0x00800000)
  177. #else /* CONFIG_SYS_LOWBOOT */
  178. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
  179. #endif /* CONFIG_SYS_LOWBOOT */
  180. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
  181. (= chip selects) */
  182. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  183. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  184. /* Dynamic MTD partition support */
  185. #define CONFIG_CMD_MTDPARTS
  186. #define MTDIDS_DEFAULT "nor0=TQM5200-0"
  187. #define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
  188. "1408k(kernel)," \
  189. "2m(initrd)," \
  190. "4m(small-fs)," \
  191. "16m(big-fs)," \
  192. "8m(misc)"
  193. /*
  194. * Environment settings
  195. */
  196. #define CONFIG_ENV_IS_IN_FLASH 1
  197. #define CONFIG_ENV_SIZE 0x10000
  198. #define CONFIG_ENV_SECT_SIZE 0x20000
  199. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  200. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  201. /*
  202. * Memory map
  203. */
  204. #define CONFIG_SYS_MBAR 0xF0000000
  205. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  206. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  207. /* Use ON-Chip SRAM until RAM will be available */
  208. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  209. #ifdef CONFIG_POST
  210. /* preserve space for the post_word at end of on-chip SRAM */
  211. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  212. #else
  213. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
  214. #endif
  215. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  216. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  217. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  218. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  219. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  220. # define CONFIG_SYS_RAMBOOT 1
  221. #endif
  222. #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  223. #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
  224. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  225. /*
  226. * Ethernet configuration
  227. */
  228. #define CONFIG_MPC5xxx_FEC 1
  229. /*
  230. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  231. */
  232. /* #define CONFIG_FEC_10MBIT 1 */
  233. #define CONFIG_PHY_ADDR 0x00
  234. /*
  235. * GPIO configuration
  236. *
  237. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
  238. * Bit 0 (mask: 0x80000000): 1
  239. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  240. * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
  241. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
  242. * Use for REV200 STK52XX boards. Do not use with REV100 modules
  243. * (because, there I2C1 is used as I2C bus)
  244. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  245. * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
  246. * 000 -> All PSC2 pins are GIOPs
  247. * 001 -> CAN1/2 on PSC2 pins
  248. * Use for REV100 STK52xx boards
  249. * use PSC6:
  250. * on STK52xx:
  251. * use as UART. Pins PSC6_0 to PSC6_3 are used.
  252. * Bits 9:11 (mask: 0x00700000):
  253. * 101 -> PSC6 : Extended POST test is not available
  254. * on MINI-FAP and TQM5200_IB:
  255. * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
  256. * 000 -> PSC6 could not be used as UART, CODEC or IrDA
  257. * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
  258. * tests.
  259. */
  260. #if defined (CONFIG_MINIFAP)
  261. # define CONFIG_SYS_GPS_PORT_CONFIG 0x91000004
  262. #elif defined (CONFIG_STK52XX)
  263. # if defined (CONFIG_STK52XX_REV100)
  264. # define CONFIG_SYS_GPS_PORT_CONFIG 0x81500014
  265. # else /* STK52xx REV200 and above */
  266. # if defined (CONFIG_TQM5200_REV100)
  267. # error TQM5200 REV100 not supported on STK52XX REV200 or above
  268. # else/* TQM5200 REV200 and above */
  269. # define CONFIG_SYS_GPS_PORT_CONFIG 0x91500004
  270. # endif
  271. # endif
  272. #else /* TMQ5200 Inbetriebnahme-Board */
  273. # define CONFIG_SYS_GPS_PORT_CONFIG 0x81000004
  274. #endif
  275. /*
  276. * RTC configuration
  277. */
  278. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  279. /*
  280. * Miscellaneous configurable options
  281. */
  282. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  283. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  284. #if defined(CONFIG_CMD_KGDB)
  285. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  286. #else
  287. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  288. #endif
  289. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  290. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  291. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  292. /* Enable an alternate, more extensive memory test */
  293. #define CONFIG_SYS_ALT_MEMTEST
  294. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  295. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  296. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  297. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  298. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  299. #if defined(CONFIG_CMD_KGDB)
  300. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  301. #endif
  302. /*
  303. * Enable loopw command.
  304. */
  305. #define CONFIG_LOOPW
  306. /*
  307. * Various low-level settings
  308. */
  309. #if defined(CONFIG_MPC5200)
  310. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  311. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  312. #else
  313. #define CONFIG_SYS_HID0_INIT 0
  314. #define CONFIG_SYS_HID0_FINAL 0
  315. #endif
  316. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  317. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  318. #ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
  319. #define CONFIG_SYS_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  320. #else
  321. #define CONFIG_SYS_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  322. #endif
  323. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  324. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  325. #define CONFIG_SYS_CS_BURST 0x00000000
  326. #define CONFIG_SYS_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
  327. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  328. #endif /* __CONFIG_H */