cm5200.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * (C) Copyright 2003-2007
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. */
  28. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  29. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  30. #define CONFIG_CM5200 1 /* ... on CM5200 platform */
  31. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  32. /*
  33. * Supported commands
  34. */
  35. #include <config_cmd_default.h>
  36. #define CONFIG_CMD_ASKENV
  37. #define CONFIG_CMD_BSP
  38. #define CONFIG_CMD_DATE
  39. #define CONFIG_CMD_DHCP
  40. #define CONFIG_CMD_DIAG
  41. #define CONFIG_CMD_FAT
  42. #define CONFIG_CMD_I2C
  43. #define CONFIG_CMD_JFFS2
  44. #define CONFIG_CMD_MII
  45. #define CONFIG_CMD_NFS
  46. #define CONFIG_CMD_PING
  47. #define CONFIG_CMD_REGINFO
  48. #define CONFIG_CMD_SNTP
  49. #define CONFIG_CMD_USB
  50. /*
  51. * Serial console configuration
  52. */
  53. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  54. #define CONFIG_BAUDRATE 57600 /* ... at 57600 bps */
  55. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  56. #define CONFIG_SILENT_CONSOLE 1 /* needed to silence i2c_init() */
  57. /*
  58. * Ethernet configuration
  59. */
  60. #define CONFIG_MPC5xxx_FEC 1
  61. #define CONFIG_MPC5xxx_FEC_MII100
  62. #define CONFIG_PHY_ADDR 0x00
  63. #define CONFIG_ENV_OVERWRITE 1 /* allow overwriting of ethaddr */
  64. /* use misc_init_r() to read ethaddr from I2C EEPROM (see CONFIG_SYS_I2C_EEPROM) */
  65. #define CONFIG_MISC_INIT_R 1
  66. #define CONFIG_MAC_OFFSET 0x35 /* MAC address offset in I2C EEPROM */
  67. /*
  68. * POST support
  69. */
  70. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | CONFIG_SYS_POST_CPU | CONFIG_SYS_POST_I2C)
  71. #define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
  72. /* List of I2C addresses to be verified by POST */
  73. #define I2C_ADDR_LIST { CONFIG_SYS_I2C_SLAVE, CONFIG_SYS_I2C_IO, CONFIG_SYS_I2C_EEPROM }
  74. /* display image timestamps */
  75. #define CONFIG_TIMESTAMP 1
  76. /*
  77. * Autobooting
  78. */
  79. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  80. #define CONFIG_PREBOOT "echo;" \
  81. "echo Type \"run net_nfs_fdt\" to mount root filesystem over NFS;" \
  82. "echo"
  83. #undef CONFIG_BOOTARGS
  84. /*
  85. * Default environment settings
  86. */
  87. #define CONFIG_EXTRA_ENV_SETTINGS \
  88. "netdev=eth0\0" \
  89. "netmask=255.255.0.0\0" \
  90. "ipaddr=192.168.160.33\0" \
  91. "serverip=192.168.1.1\0" \
  92. "gatewayip=192.168.1.1\0" \
  93. "console=ttyPSC0\0" \
  94. "u-boot_addr=100000\0" \
  95. "kernel_addr=200000\0" \
  96. "kernel_addr_flash=fc0c0000\0" \
  97. "fdt_addr=400000\0" \
  98. "fdt_addr_flash=fc0a0000\0" \
  99. "ramdisk_addr=500000\0" \
  100. "rootpath=/opt/eldk-4.1/ppc_6xx\0" \
  101. "u-boot=/tftpboot/cm5200/u-boot.bin\0" \
  102. "bootfile_fdt=/tftpboot/cm5200/uImage\0" \
  103. "fdt_file=/tftpboot/cm5200/cm5200.dtb\0" \
  104. "load=tftp ${u-boot_addr} ${u-boot}\0" \
  105. "update=prot off fc000000 +${filesize}; " \
  106. "era fc000000 +${filesize}; " \
  107. "cp.b ${u-boot_addr} fc000000 ${filesize}; " \
  108. "prot on fc000000 +${filesize}\0" \
  109. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  110. "nfsroot=${serverip}:${rootpath}\0" \
  111. "flashargs=setenv bootargs root=/dev/mtdblock5 rw\0" \
  112. "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
  113. "addinit=setenv bootargs ${bootargs} init=/linuxrc\0" \
  114. "addcons=setenv bootargs ${bootargs} " \
  115. "console=${console},${baudrate}\0" \
  116. "addip=setenv bootargs ${bootargs} " \
  117. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  118. "${netmask}:${hostname}:${netdev}:off panic=1\0" \
  119. "flash_flash=run flashargs addinit addip addcons;" \
  120. "bootm ${kernel_addr_flash} - ${fdt_addr_flash}\0" \
  121. "net_nfs_fdt=tftp ${kernel_addr} ${bootfile_fdt}; " \
  122. "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip " \
  123. "addcons; bootm ${kernel_addr} - ${fdt_addr}\0" \
  124. ""
  125. #define CONFIG_BOOTCOMMAND "run flash_flash"
  126. /*
  127. * Low level configuration
  128. */
  129. /*
  130. * Clock configuration
  131. */
  132. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* SYS_XTAL_IN = 33MHz */
  133. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK 1 /* IPB = 133MHz */
  134. /*
  135. * Memory map
  136. */
  137. #define CONFIG_SYS_MBAR 0xF0000000
  138. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  139. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  140. #define CONFIG_SYS_LOWBOOT 1
  141. /* Use ON-Chip SRAM until RAM will be available */
  142. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  143. #ifdef CONFIG_POST
  144. /* preserve space for the post_word at end of on-chip SRAM */
  145. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  146. #else
  147. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
  148. #endif
  149. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes for initial data */
  150. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  151. #define CONFIG_BOARD_TYPES 1 /* we use board_type */
  152. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  153. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  154. #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* 384 kB for Monitor */
  155. #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* 256 kB for malloc() */
  156. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* initial mem map for Linux */
  157. /*
  158. * Flash configuration
  159. */
  160. #define CONFIG_SYS_FLASH_CFI 1
  161. #define CONFIG_FLASH_CFI_DRIVER 1
  162. #define CONFIG_SYS_FLASH_BASE 0xfc000000
  163. /* we need these despite using CFI */
  164. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
  165. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sectors on one chip */
  166. #define CONFIG_SYS_FLASH_SIZE 0x02000000 /* 32 MiB */
  167. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  168. #define CONFIG_SYS_RAMBOOT 1
  169. #undef CONFIG_SYS_LOWBOOT
  170. #endif
  171. /*
  172. * Chip selects configuration
  173. */
  174. /* Boot Chipselect */
  175. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  176. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  177. #define CONFIG_SYS_BOOTCS_CFG 0x00087D31 /* for pci_clk = 33 MHz */
  178. /* use board_early_init_r to enable flash write in CS_BOOT */
  179. #define CONFIG_BOARD_EARLY_INIT_R
  180. /* Flash memory addressing */
  181. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  182. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  183. /* No burst, dead cycle = 1 for CS0 (Flash) */
  184. #define CONFIG_SYS_CS_BURST 0x00000000
  185. #define CONFIG_SYS_CS_DEADCYCLE 0x00000001
  186. /*
  187. * SDRAM configuration
  188. * settings for k4s561632E-xx75, assuming XLB = 132 MHz
  189. */
  190. #define SDRAM_MODE 0x00CD0000 /* CASL 3, burst length 8 */
  191. #define SDRAM_CONTROL 0x514F0000
  192. #define SDRAM_CONFIG1 0xE2333900
  193. #define SDRAM_CONFIG2 0x8EE70000
  194. /*
  195. * MTD configuration
  196. */
  197. #define CONFIG_CMD_MTDPARTS 1
  198. #define MTDIDS_DEFAULT "nor0=cm5200-0"
  199. #define MTDPARTS_DEFAULT "mtdparts=cm5200-0:" \
  200. "384k(uboot),128k(env)," \
  201. "128k(redund_env),128k(dtb)," \
  202. "2m(kernel),27904k(rootfs)," \
  203. "-(config)"
  204. /*
  205. * I2C configuration
  206. */
  207. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  208. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 */
  209. #define CONFIG_SYS_I2C_SPEED 40000 /* 40 kHz */
  210. #define CONFIG_SYS_I2C_SLAVE 0x0
  211. #define CONFIG_SYS_I2C_IO 0x38 /* PCA9554AD I2C I/O port address */
  212. #define CONFIG_SYS_I2C_EEPROM 0x53 /* I2C EEPROM device address */
  213. /*
  214. * RTC configuration
  215. */
  216. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  217. /*
  218. * USB configuration
  219. */
  220. #define CONFIG_USB_OHCI 1
  221. #define CONFIG_USB_STORAGE 1
  222. #define CONFIG_USB_CLOCK 0x0001BBBB
  223. #define CONFIG_USB_CONFIG 0x00001000
  224. /* Partitions (for USB) */
  225. #define CONFIG_MAC_PARTITION 1
  226. #define CONFIG_DOS_PARTITION 1
  227. #define CONFIG_ISO_PARTITION 1
  228. /*
  229. * Invoke our last_stage_init function - needed by fwupdate
  230. */
  231. #define CONFIG_LAST_STAGE_INIT 1
  232. /*
  233. * Environment settings
  234. */
  235. #define CONFIG_ENV_IS_IN_FLASH 1
  236. #define CONFIG_ENV_SIZE 0x10000
  237. #define CONFIG_ENV_SECT_SIZE 0x20000
  238. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
  239. /* Configuration of redundant environment */
  240. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  241. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  242. /*
  243. * Pin multiplexing configuration
  244. */
  245. /*
  246. * CS1/GPIO_WKUP_6: GPIO (default)
  247. * ALTs: CAN1 on I2C1, CAN2 on TIMER0/1
  248. * IRDA/PSC6: UART
  249. * Ether: Ethernet 100Mbit with MD
  250. * PCI_DIS: PCI controller disabled
  251. * USB: USB
  252. * PSC3: SPI with UART3
  253. * PSC2: UART
  254. * PSC1: UART
  255. */
  256. #define CONFIG_SYS_GPS_PORT_CONFIG 0x10559C44
  257. /*
  258. * Miscellaneous configurable options
  259. */
  260. #define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
  261. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  262. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  263. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  264. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  265. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  266. #define CONFIG_SYS_ALT_MEMTEST 1
  267. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  268. #define CONFIG_SYS_MEMTEST_END 0x03f00000 /* 1 .. 63 MiB in SDRAM */
  269. #define CONFIG_LOOPW 1
  270. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  271. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  272. /*
  273. * Various low-level settings
  274. */
  275. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  276. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  277. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  278. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  279. #define CONFIG_SYS_XLB_PIPELINING 1 /* enable transaction pipeling */
  280. /*
  281. * Cache Configuration
  282. */
  283. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  284. #ifdef CONFIG_CMD_KGDB
  285. #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  286. #endif
  287. /*
  288. * Flat Device Tree support
  289. */
  290. #define CONFIG_OF_LIBFDT 1
  291. #define CONFIG_OF_BOARD_SETUP 1
  292. #define OF_CPU "PowerPC,5200@0"
  293. #define OF_SOC "soc5200@f0000000"
  294. #define OF_TBCLK (bd->bi_busfreq / 4)
  295. #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
  296. #endif /* __CONFIG_H */