TQM85xx.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735
  1. /*
  2. * (C) Copyright 2007
  3. * Thomas Waehner, TQ-System GmbH, thomas.waehner@tqs.de.
  4. *
  5. * (C) Copyright 2005
  6. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  7. *
  8. * Wolfgang Denk <wd@denx.de>
  9. * Copyright 2004 Freescale Semiconductor.
  10. * (C) Copyright 2002,2003 Motorola,Inc.
  11. * Xianghua Xiao <X.Xiao@motorola.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. /*
  32. * TQM85xx (8560/40/55/41/48) board configuration file
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. /* High Level Configuration Options */
  37. #define CONFIG_BOOKE 1 /* BOOKE */
  38. #define CONFIG_E500 1 /* BOOKE e500 family */
  39. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
  40. #if defined(CONFIG_TQM8548_AG) || defined(CONFIG_TQM8548_BE)
  41. #define CONFIG_TQM8548
  42. #endif
  43. #define CONFIG_PCI
  44. #ifndef CONFIG_TQM8548_AG
  45. #define CONFIG_PCI1 /* PCI/PCI-X controller */
  46. #endif
  47. #ifdef CONFIG_TQM8548
  48. #define CONFIG_PCIE1 /* PCI Express interface */
  49. #endif
  50. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  51. #define CONFIG_PCIX_CHECK /* PCIX olny works at 66 MHz */
  52. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  53. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  54. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  55. /*
  56. * Configuration for big NOR Flashes
  57. *
  58. * Define CONFIG_TQM_BIGFLASH for boards with more than 128 MiB NOR Flash.
  59. * Please be aware, that this changes the whole memory map (new CCSRBAR
  60. * address, etc). You have to use an adapted Linux kernel or FDT blob
  61. * if this option is set.
  62. */
  63. #undef CONFIG_TQM_BIGFLASH
  64. /*
  65. * NAND flash support (disabled by default)
  66. *
  67. * Warning: NAND support will likely increase the U-Boot image size
  68. * to more than 256 KB. Please adjust TEXT_BASE if necessary.
  69. */
  70. #ifdef CONFIG_TQM8548_BE
  71. #define CONFIG_NAND
  72. #endif
  73. /*
  74. * MPC8540 and MPC8548 don't have CPM module
  75. */
  76. #if !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8548)
  77. #define CONFIG_CPM2 1 /* has CPM2 */
  78. #endif
  79. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  80. #if defined(CONFIG_TQM8548_AG) || defined(CONFIG_TQM8548_BE)
  81. #define CONFIG_CAN_DRIVER /* CAN Driver support */
  82. #endif
  83. /*
  84. * sysclk for MPC85xx
  85. *
  86. * Two valid values are:
  87. * 33333333
  88. * 66666666
  89. *
  90. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  91. * is likely the desired value here, so that is now the default.
  92. * The board, however, can run at 66MHz. In any event, this value
  93. * must match the settings of some switches. Details can be found
  94. * in the README.mpc85xxads.
  95. */
  96. #ifndef CONFIG_SYS_CLK_FREQ
  97. #define CONFIG_SYS_CLK_FREQ 33333333
  98. #endif
  99. /*
  100. * These can be toggled for performance analysis, otherwise use default.
  101. */
  102. #define CONFIG_L2_CACHE /* toggle L2 cache */
  103. #define CONFIG_BTB /* toggle branch predition */
  104. #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
  105. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  106. #define CONFIG_SYS_MEMTEST_START 0x00000000
  107. #define CONFIG_SYS_MEMTEST_END 0x10000000
  108. /*
  109. * Base addresses -- Note these are effective addresses where the
  110. * actual resources get mapped (not physical addresses)
  111. */
  112. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xFF700000 /* CCSRBAR Default */
  113. #ifdef CONFIG_TQM_BIGFLASH
  114. #define CONFIG_SYS_CCSRBAR 0xA0000000 /* relocated CCSRBAR */
  115. #else /* !CONFIG_TQM_BIGFLASH */
  116. #define CONFIG_SYS_CCSRBAR 0xE0000000 /* relocated CCSRBAR */
  117. #endif /* CONFIG_TQM_BIGFLASH */
  118. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  119. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  120. #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR + 0x8000)
  121. #define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR + 0x9000)
  122. #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR + 0xa000)
  123. /*
  124. * DDR Setup
  125. */
  126. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
  127. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  128. #ifdef CONFIG_TQM8548_AG
  129. #define CONFIG_VERY_BIG_RAM
  130. #endif
  131. #define CONFIG_NUM_DDR_CONTROLLERS 1
  132. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  133. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  134. #if defined(CONFIG_TQM8540) || defined(CONFIG_TQM8560)
  135. /* TQM8540 & 8560 need DLL-override */
  136. #define CONFIG_DDR_DLL /* DLL fix needed */
  137. #define CONFIG_DDR_DEFAULT_CL 25 /* CAS latency 2,5 */
  138. #endif /* CONFIG_TQM8540 || CONFIG_TQM8560 */
  139. #if defined(CONFIG_TQM8541) || defined(CONFIG_TQM8555) || \
  140. defined(CONFIG_TQM8548)
  141. #define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */
  142. #endif /* CONFIG_TQM8541 || CONFIG_TQM8555 || CONFIG_TQM8548 */
  143. /*
  144. * Old TQM85xx boards have 'M' type Spansion Flashes from the S29GLxxxM
  145. * series while new boards have 'N' type Flashes from the S29GLxxxN
  146. * series, which have bigger sectors: 2 x 128 instead of 2 x 64 KB.
  147. */
  148. #ifdef CONFIG_TQM8548
  149. #define CONFIG_TQM_FLASH_N_TYPE
  150. #endif /* CONFIG_TQM8548 */
  151. /*
  152. * Flash on the Local Bus
  153. */
  154. #ifdef CONFIG_TQM_BIGFLASH
  155. #define CONFIG_SYS_FLASH0 0xE0000000
  156. #define CONFIG_SYS_FLASH1 0xC0000000
  157. #else /* !CONFIG_TQM_BIGFLASH */
  158. #define CONFIG_SYS_FLASH0 0xFC000000
  159. #define CONFIG_SYS_FLASH1 0xF8000000
  160. #endif /* CONFIG_TQM_BIGFLASH */
  161. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
  162. #define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */
  163. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */
  164. /* Default ORx timings are for <= 41.7 MHz Local Bus Clock.
  165. *
  166. * Note: According to timing specifications external addr latch delay
  167. * (EAD, bit #0) must be set if Local Bus Clock is > 83 MHz.
  168. *
  169. * For other Local Bus Clocks see following table:
  170. *
  171. * Clock/MHz CONFIG_SYS_ORx_PRELIM
  172. * 166 0x.....CA5
  173. * 133 0x.....C85
  174. * 100 0x.....C65
  175. * 83 0x.....FA2
  176. * 66 0x.....C82
  177. * 50 0x.....C60
  178. * 42 0x.....040
  179. * 33 0x.....030
  180. * 25 0x.....020
  181. *
  182. */
  183. #ifdef CONFIG_TQM_BIGFLASH
  184. #define CONFIG_SYS_BR0_PRELIM 0xE0001801 /* port size 32bit */
  185. #define CONFIG_SYS_OR0_PRELIM 0xE0000040 /* 512MB Flash */
  186. #define CONFIG_SYS_BR1_PRELIM 0xC0001801 /* port size 32bit */
  187. #define CONFIG_SYS_OR1_PRELIM 0xE0000040 /* 512MB Flash */
  188. #else /* !CONFIG_TQM_BIGFLASH */
  189. #define CONFIG_SYS_BR0_PRELIM 0xfc001801 /* port size 32bit */
  190. #define CONFIG_SYS_OR0_PRELIM 0xfc000040 /* 64MB Flash */
  191. #define CONFIG_SYS_BR1_PRELIM 0xf8001801 /* port size 32bit */
  192. #define CONFIG_SYS_OR1_PRELIM 0xfc000040 /* 64MB Flash */
  193. #endif /* CONFIG_TQM_BIGFLASH */
  194. #define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */
  195. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  196. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector */
  197. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash*/
  198. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* speed up output to Flash */
  199. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  200. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
  201. #undef CONFIG_SYS_FLASH_CHECKSUM
  202. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  203. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  204. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  205. /*
  206. * Note: when changing the Local Bus clock divider you have to
  207. * change the timing values in CONFIG_SYS_ORx_PRELIM.
  208. *
  209. * LCRR[00:03] CLKDIV: System (CCB) clock divider. Valid values are 2, 4, 8.
  210. * LCRR[16:17] EADC : External address delay cycles. It should be set to 2
  211. * for Local Bus Clock > 83.3 MHz.
  212. */
  213. #define CONFIG_SYS_LBC_LCRR 0x00030008 /* LB clock ratio reg */
  214. #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
  215. #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  216. #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
  217. #define CONFIG_SYS_INIT_RAM_LOCK 1
  218. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_CCSRBAR \
  219. + 0x04010000) /* Initial RAM address */
  220. #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End used area in RAM */
  221. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  222. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  223. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  224. #define CONFIG_SYS_MONITOR_LEN (~TEXT_BASE + 1)/* Reserved for Monitor */
  225. #define CONFIG_SYS_MALLOC_LEN (384 * 1024) /* Reserved for malloc */
  226. /* Serial Port */
  227. #if defined(CONFIG_TQM8560)
  228. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  229. #undef CONFIG_CONS_NONE /* define if console on something else */
  230. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  231. #else /* !CONFIG_TQM8560 */
  232. #define CONFIG_CONS_INDEX 1
  233. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  234. #define CONFIG_SYS_NS16550
  235. #define CONFIG_SYS_NS16550_SERIAL
  236. #define CONFIG_SYS_NS16550_REG_SIZE 1
  237. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  238. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  239. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  240. /* PS/2 Keyboard */
  241. #define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  242. #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  243. #define CONFIG_PS2SERIAL 2 /* .. on DUART2 */
  244. #define CONFIG_PS2MULT_DELAY (CONFIG_SYS_HZ/2) /* Initial delay */
  245. #define CONFIG_BOARD_EARLY_INIT_R 1
  246. #endif /* CONFIG_TQM8560 */
  247. #define CONFIG_BAUDRATE 115200
  248. #define CONFIG_SYS_BAUDRATE_TABLE \
  249. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  250. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  251. #define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
  252. #ifdef CONFIG_SYS_HUSH_PARSER
  253. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  254. #endif
  255. /* pass open firmware flat tree */
  256. #define CONFIG_OF_LIBFDT 1
  257. #define CONFIG_OF_BOARD_SETUP 1
  258. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  259. /* CAN */
  260. #define CONFIG_SYS_CAN_BASE (CONFIG_SYS_CCSRBAR \
  261. + 0x03000000) /* CAN base address */
  262. #ifdef CONFIG_CAN_DRIVER
  263. #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 KiB address mask */
  264. #define CONFIG_SYS_OR2_CAN (CONFIG_SYS_CAN_OR_AM | OR_UPM_BI)
  265. #define CONFIG_SYS_BR2_CAN ((CONFIG_SYS_CAN_BASE & BR_BA) | \
  266. BR_PS_8 | BR_MS_UPMC | BR_V)
  267. #endif /* CONFIG_CAN_DRIVER */
  268. /*
  269. * I2C
  270. */
  271. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  272. #define CONFIG_HARD_I2C /* I2C with hardware support */
  273. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  274. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  275. #define CONFIG_SYS_I2C_SLAVE 0x7F
  276. #define CONFIG_SYS_I2C_NOPROBES {0x48} /* Don't probe these addrs */
  277. #define CONFIG_SYS_I2C_OFFSET 0x3000
  278. /* I2C RTC */
  279. #define CONFIG_RTC_DS1337 /* Use ds1337 rtc via i2c */
  280. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  281. /* I2C EEPROM */
  282. /*
  283. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work also).
  284. */
  285. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  286. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  287. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  288. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
  289. #define CONFIG_SYS_I2C_MULTI_EEPROMS 1 /* more than one eeprom */
  290. /* I2C SYSMON (LM75) */
  291. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  292. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  293. #define CONFIG_SYS_DTT_MAX_TEMP 70
  294. #define CONFIG_SYS_DTT_LOW_TEMP -30
  295. #define CONFIG_SYS_DTT_HYSTERESIS 3
  296. #ifndef CONFIG_PCIE1
  297. /* RapidIO MMU */
  298. #ifdef CONFIG_TQM_BIGFLASH
  299. #define CONFIG_SYS_RIO_MEM_BASE 0xb0000000 /* base address */
  300. #define CONFIG_SYS_RIO_MEM_SIZE 0x10000000 /* 256M */
  301. #else /* !CONFIG_TQM_BIGFLASH */
  302. #define CONFIG_SYS_RIO_MEM_BASE 0xc0000000 /* base address */
  303. #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
  304. #endif /* CONFIG_TQM_BIGFLASH */
  305. #define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
  306. #endif /* CONFIG_PCIE1 */
  307. /* NAND FLASH */
  308. #ifdef CONFIG_NAND
  309. #undef CONFIG_NAND_LEGACY
  310. #define CONFIG_NAND_FSL_UPM 1
  311. #define CONFIG_MTD_NAND_ECC_JFFS2 1 /* use JFFS2 ECC */
  312. /* address distance between chip selects */
  313. #define CONFIG_SYS_NAND_SELECT_DEVICE 1
  314. #define CONFIG_SYS_NAND_CS_DIST 0x200
  315. #define CONFIG_SYS_NAND_SIZE 0x8000
  316. #define CONFIG_SYS_NAND0_BASE (CONFIG_SYS_CCSRBAR + 0x03010000)
  317. #define CONFIG_SYS_NAND1_BASE (CONFIG_SYS_NAND0_BASE + CONFIG_SYS_NAND_CS_DIST)
  318. #define CONFIG_SYS_NAND2_BASE (CONFIG_SYS_NAND1_BASE + CONFIG_SYS_NAND_CS_DIST)
  319. #define CONFIG_SYS_NAND3_BASE (CONFIG_SYS_NAND2_BASE + CONFIG_SYS_NAND_CS_DIST)
  320. #define CONFIG_SYS_MAX_NAND_DEVICE 2 /* Max number of NAND devices */
  321. #if (CONFIG_SYS_MAX_NAND_DEVICE == 1)
  322. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE }
  323. #elif (CONFIG_SYS_MAX_NAND_DEVICE == 2)
  324. #define CONFIG_SYS_NAND_QUIET_TEST 1
  325. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE, \
  326. CONFIG_SYS_NAND1_BASE, \
  327. }
  328. #elif (CONFIG_SYS_MAX_NAND_DEVICE == 4)
  329. #define CONFIG_SYS_NAND_QUIET_TEST 1
  330. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE, \
  331. CONFIG_SYS_NAND1_BASE, \
  332. CONFIG_SYS_NAND2_BASE, \
  333. CONFIG_SYS_NAND3_BASE, \
  334. }
  335. #endif
  336. /* CS3 for NAND Flash */
  337. #define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_NAND0_BASE & BR_BA) | BR_PS_8 | \
  338. BR_MS_UPMB | BR_V)
  339. #define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_NAND_SIZE) | OR_UPM_BI)
  340. #define NAND_BIG_DELAY_US 25 /* max tR for Samsung devices */
  341. #endif /* CONFIG_NAND */
  342. /*
  343. * General PCI
  344. * Addresses are mapped 1-1.
  345. */
  346. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  347. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  348. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  349. #define CONFIG_SYS_PCI1_IO_BASE (CONFIG_SYS_CCSRBAR + 0x02000000)
  350. #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
  351. #define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
  352. #ifdef CONFIG_PCIE1
  353. /*
  354. * General PCI express
  355. * Addresses are mapped 1-1.
  356. */
  357. #ifdef CONFIG_TQM_BIGFLASH
  358. #define CONFIG_SYS_PCIE1_MEM_BASE 0xb0000000
  359. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 512M */
  360. #define CONFIG_SYS_PCIE1_IO_BASE 0xaf000000
  361. #else /* !CONFIG_TQM_BIGFLASH */
  362. #define CONFIG_SYS_PCIE1_MEM_BASE 0xc0000000
  363. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  364. #define CONFIG_SYS_PCIE1_IO_BASE 0xef000000
  365. #endif /* CONFIG_TQM_BIGFLASH */
  366. #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BASE
  367. #define CONFIG_SYS_PCIE1_IO_PHYS CONFIG_SYS_PCIE1_IO_BASE
  368. #define CONFIG_SYS_PCIE1_IO_SIZE 0x1000000 /* 16M */
  369. #endif /* CONFIG_PCIE1 */
  370. #if defined(CONFIG_PCI)
  371. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  372. #define CONFIG_EEPRO100
  373. #undef CONFIG_TULIP
  374. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  375. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  376. #endif /* CONFIG_PCI */
  377. #define CONFIG_NET_MULTI 1
  378. #define CONFIG_MII 1 /* MII PHY management */
  379. #define CONFIG_TSEC1 1
  380. #define CONFIG_TSEC1_NAME "TSEC0"
  381. #define CONFIG_TSEC2 1
  382. #define CONFIG_TSEC2_NAME "TSEC1"
  383. #define TSEC1_PHY_ADDR 2
  384. #define TSEC2_PHY_ADDR 1
  385. #define TSEC1_PHYIDX 0
  386. #define TSEC2_PHYIDX 0
  387. #define TSEC1_FLAGS TSEC_GIGABIT
  388. #define TSEC2_FLAGS TSEC_GIGABIT
  389. #define FEC_PHY_ADDR 3
  390. #define FEC_PHYIDX 0
  391. #define FEC_FLAGS 0
  392. #define CONFIG_HAS_ETH0
  393. #define CONFIG_HAS_ETH1
  394. #define CONFIG_HAS_ETH2
  395. #ifdef CONFIG_TQM8548
  396. /*
  397. * TQM8548 has 4 ethernet ports. 4 ETSEC's.
  398. *
  399. * On the STK85xx Starterkit the ETSEC3/4 ports are on an
  400. * additional adapter (AIO) between module and Starterkit.
  401. */
  402. #define CONFIG_TSEC3 1
  403. #define CONFIG_TSEC3_NAME "TSEC2"
  404. #define CONFIG_TSEC4 1
  405. #define CONFIG_TSEC4_NAME "TSEC3"
  406. #define TSEC3_PHY_ADDR 4
  407. #define TSEC4_PHY_ADDR 5
  408. #define TSEC3_PHYIDX 0
  409. #define TSEC4_PHYIDX 0
  410. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  411. #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  412. #define CONFIG_HAS_ETH3
  413. #define CONFIG_HAS_ETH4
  414. #endif /* CONFIG_TQM8548 */
  415. /* Options are TSEC[0-1], FEC */
  416. #define CONFIG_ETHPRIME "TSEC0"
  417. #if defined(CONFIG_TQM8540)
  418. /*
  419. * TQM8540 has 3 ethernet ports. 2 TSEC's and one FEC.
  420. * The FEC port is connected on the same signals as the FCC3 port
  421. * of the TQM8560 to the baseboard (STK85xx Starterkit).
  422. *
  423. * On the STK85xx Starterkit the X47/X50 jumper has to be set to
  424. * a - d (X50.2 - 3) to enable the FEC port.
  425. */
  426. #define CONFIG_MPC85XX_FEC 1
  427. #define CONFIG_MPC85XX_FEC_NAME "FEC"
  428. #endif
  429. #if defined(CONFIG_TQM8541) || defined(CONFIG_TQM8555)
  430. /*
  431. * TQM8541/55 have 4 ethernet ports. 2 TSEC's and 2 FCC's. Only one FCC port
  432. * can be used at once, since only one FCC port is available on the STK85xx
  433. * Starterkit.
  434. *
  435. * To use this port you have to configure U-Boot to use the FCC port 1...2
  436. * and set the X47/X50 jumper to:
  437. * FCC1: a - b (X47.2 - X50.2)
  438. * FCC2: a - c (X50.2 - 1)
  439. */
  440. #define CONFIG_ETHER_ON_FCC
  441. #define CONFIG_ETHER_INDEX 1 /* FCC channel for ethernet */
  442. #endif
  443. #if defined(CONFIG_TQM8560)
  444. /*
  445. * TQM8560 has 5 ethernet ports. 2 TSEC's and 3 FCC's. Only one FCC port
  446. * can be used at once, since only one FCC port is available on the STK85xx
  447. * Starterkit.
  448. *
  449. * To use this port you have to configure U-Boot to use the FCC port 1...3
  450. * and set the X47/X50 jumper to:
  451. * FCC1: a - b (X47.2 - X50.2)
  452. * FCC2: a - c (X50.2 - 1)
  453. * FCC3: a - d (X50.2 - 3)
  454. */
  455. #define CONFIG_ETHER_ON_FCC
  456. #define CONFIG_ETHER_INDEX 3 /* FCC channel for ethernet */
  457. #endif
  458. #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 1)
  459. #define CONFIG_ETHER_ON_FCC1
  460. #define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | \
  461. CMXFCR_TF1CS_MSK)
  462. #define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK12)
  463. #define CONFIG_SYS_CPMFCR_RAMTYPE 0
  464. #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  465. #endif
  466. #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
  467. #define CONFIG_ETHER_ON_FCC2
  468. #define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | \
  469. CMXFCR_TF2CS_MSK)
  470. #define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK16 | CMXFCR_TF2CS_CLK13)
  471. #define CONFIG_SYS_CPMFCR_RAMTYPE 0
  472. #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  473. #endif
  474. #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 3)
  475. #define CONFIG_ETHER_ON_FCC3
  476. #define CONFIG_SYS_CMXFCR_MASK3 (CMXFCR_FC3 | CMXFCR_RF3CS_MSK | \
  477. CMXFCR_TF3CS_MSK)
  478. #define CONFIG_SYS_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15 | CMXFCR_TF3CS_CLK14)
  479. #define CONFIG_SYS_CPMFCR_RAMTYPE 0
  480. #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  481. #endif
  482. /*
  483. * Environment
  484. */
  485. #define CONFIG_ENV_IS_IN_FLASH 1
  486. #ifdef CONFIG_TQM_FLASH_N_TYPE
  487. #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K (one sector) for env */
  488. #else /* !CONFIG_TQM_FLASH_N_TYPE */
  489. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
  490. #endif /* CONFIG_TQM_FLASH_N_TYPE */
  491. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  492. #define CONFIG_ENV_SIZE 0x2000
  493. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
  494. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  495. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  496. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  497. #define CONFIG_TIMESTAMP /* Print image info with ts */
  498. /*
  499. * BOOTP options
  500. */
  501. #define CONFIG_BOOTP_BOOTFILESIZE
  502. #define CONFIG_BOOTP_BOOTPATH
  503. #define CONFIG_BOOTP_GATEWAY
  504. #define CONFIG_BOOTP_HOSTNAME
  505. #ifdef CONFIG_NAND
  506. /*
  507. * Use NAND-FLash as JFFS2 device
  508. */
  509. #define CONFIG_CMD_NAND
  510. #define CONFIG_CMD_JFFS2
  511. #define CONFIG_JFFS2_NAND 1
  512. #ifdef CONFIG_CMD_MTDPARTS
  513. #define MTDIDS_DEFAULT "nand0=TQM85xx-nand"
  514. #define MTDPARTS_DEFAULT "mtdparts=TQM85xx-nand:-"
  515. #else
  516. #define CONFIG_JFFS2_DEV "nand0" /* NAND device jffs2 lives on */
  517. #define CONFIG_JFFS2_PART_OFFSET 0 /* start of jffs2 partition */
  518. #define CONFIG_JFFS2_PART_SIZE 0x200000 /* size of jffs2 partition */
  519. #endif /* CONFIG_CMD_MTDPARTS */
  520. #endif /* CONFIG_NAND */
  521. /*
  522. * Command line configuration.
  523. */
  524. #include <config_cmd_default.h>
  525. #define CONFIG_CMD_PING
  526. #define CONFIG_CMD_I2C
  527. #define CONFIG_CMD_DHCP
  528. #define CONFIG_CMD_NFS
  529. #define CONFIG_CMD_SNTP
  530. #ifndef CONFIG_TQM8548_AG
  531. #define CONFIG_CMD_DATE
  532. #endif
  533. #define CONFIG_CMD_EEPROM
  534. #define CONFIG_CMD_DTT
  535. #define CONFIG_CMD_MII
  536. #if defined(CONFIG_PCI)
  537. #define CONFIG_CMD_PCI
  538. #endif
  539. #undef CONFIG_WATCHDOG /* watchdog disabled */
  540. /*
  541. * Miscellaneous configurable options
  542. */
  543. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  544. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  545. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  546. #if defined(CONFIG_CMD_KGDB)
  547. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  548. #else
  549. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  550. #endif
  551. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  552. sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buf Size */
  553. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  554. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  555. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  556. /*
  557. * For booting Linux, the board info and command line data
  558. * have to be in the first 8 MB of memory, since this is
  559. * the maximum mapped by the Linux kernel during initialization.
  560. */
  561. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  562. /*
  563. * Internal Definitions
  564. *
  565. * Boot Flags
  566. */
  567. #define BOOTFLAG_COLD 0x01 /* Power-On: Boot from FLASH */
  568. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  569. #if defined(CONFIG_CMD_KGDB)
  570. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/
  571. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  572. #endif
  573. #define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/
  574. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  575. #define CONFIG_PREBOOT "echo;" \
  576. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  577. "echo"
  578. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  579. /*
  580. * Setup some board specific values for the default environment variables
  581. */
  582. #ifdef CONFIG_CPM2
  583. #define CONFIG_ENV_CONSDEV "consdev=ttyCPM0\0"
  584. #else
  585. #define CONFIG_ENV_CONSDEV "consdev=ttyS0\0"
  586. #endif
  587. #define CONFIG_ENV_FDT_FILE "fdt_file="MK_STR(CONFIG_HOSTNAME)"/" \
  588. MK_STR(CONFIG_HOSTNAME)".dtb\0"
  589. #define CONFIG_ENV_BOOTFILE "bootfile="MK_STR(CONFIG_HOSTNAME)"/uImage\0"
  590. #define CONFIG_ENV_UBOOT "uboot="MK_STR(CONFIG_HOSTNAME)"/u-boot.bin\0" \
  591. "uboot_addr="MK_STR(TEXT_BASE)"\0"
  592. #define CONFIG_EXTRA_ENV_SETTINGS \
  593. CONFIG_ENV_BOOTFILE \
  594. CONFIG_ENV_FDT_FILE \
  595. CONFIG_ENV_CONSDEV \
  596. "netdev=eth0\0" \
  597. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  598. "nfsroot=$serverip:$rootpath\0" \
  599. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  600. "addip=setenv bootargs $bootargs " \
  601. "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
  602. ":$hostname:$netdev:off panic=1\0" \
  603. "addcons=setenv bootargs $bootargs " \
  604. "console=$consdev,$baudrate\0" \
  605. "flash_nfs=run nfsargs addip addcons;" \
  606. "bootm $kernel_addr - $fdt_addr\0" \
  607. "flash_self=run ramargs addip addcons;" \
  608. "bootm $kernel_addr $ramdisk_addr $fdt_addr\0" \
  609. "net_nfs=tftp $kernel_addr_r $bootfile;" \
  610. "tftp $fdt_addr_r $fdt_file;" \
  611. "run nfsargs addip addcons;" \
  612. "bootm $kernel_addr_r - $fdt_addr_r\0" \
  613. "rootpath=/opt/eldk/ppc_85xx\0" \
  614. "fdt_addr_r=900000\0" \
  615. "kernel_addr_r=1000000\0" \
  616. "fdt_addr=ffec0000\0" \
  617. "kernel_addr=ffd00000\0" \
  618. "ramdisk_addr=ff800000\0" \
  619. CONFIG_ENV_UBOOT \
  620. "load=tftp 100000 $uboot\0" \
  621. "update=protect off $uboot_addr +$filesize;" \
  622. "erase $uboot_addr +$filesize;" \
  623. "cp.b 100000 $uboot_addr $filesize;" \
  624. "setenv filesize;saveenv\0" \
  625. "upd=run load update\0" \
  626. ""
  627. #define CONFIG_BOOTCOMMAND "run flash_self"
  628. #endif /* __CONFIG_H */